blob: 7a7fa227c0c5113a03c3c25f1eb9dc07c3806d08 [file] [log] [blame]
wdenk2e5983d2003-07-15 20:04:06 +00001/*
2 * (C) Copyright 2003
3 * Texas Instruments.
4 * Kshitij Gupta <kshitij@ti.com>
5 * Configuation settings for the TI OMAP Innovator board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/*
30 * High Level Configuration Options
31 * (easy to change)
32 */
33#define CONFIG_ARM925T 1 /* This is an arm925t CPU */
34#define CONFIG_OMAP 1 /* in a TI OMAP core */
35#define CONFIG_OMAP1510 1 /* which is in a 1510 (helen) */
36#define CONFIG_INNOVATOROMAP1510 1 /* a Innovator Board */
37
38/* input clock of PLL */
39#define CONFIG_SYS_CLK_FREQ 12000000 /* the OMAP1510 Innovator has 12MHz input clock */
40
wdenk2e5983d2003-07-15 20:04:06 +000041#define CONFIG_MISC_INIT_R
42
43#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
44#define CONFIG_SETUP_MEMORY_TAGS 1
wdenk5779d8d2003-12-06 23:55:10 +000045#define CONFIG_INITRD_TAG 1
wdenk2e5983d2003-07-15 20:04:06 +000046
47/*
48 * Size of malloc() pool
49 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk2e5983d2003-07-15 20:04:06 +000051
52/*
53 * Hardware drivers
54 */
55/*
56#define CONFIG_DRIVER_SMC9196
57#define CONFIG_SMC9196_BASE 0x08000300
58#define CONFIG_SMC9196_EXT_PHY
59*/
Nishanth Menonac6b3622009-10-16 00:06:37 -050060#define CONFIG_LAN91C96
wdenk2e5983d2003-07-15 20:04:06 +000061#define CONFIG_LAN91C96_BASE 0x08000300
62#define CONFIG_LAN91C96_EXT_PHY
63
64/*
65 * NS16550 Configuration
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_NS16550
68#define CONFIG_SYS_NS16550_SERIAL
69#define CONFIG_SYS_NS16550_REG_SIZE (-4)
70#define CONFIG_SYS_NS16550_CLK (CONFIG_SYS_CLK_FREQ) /* can be 12M/32Khz or 48Mhz */
71#define CONFIG_SYS_NS16550_COM1 0xfffb0000 /* uart1, bluetooth uart on helen */
wdenk2e5983d2003-07-15 20:04:06 +000072
73/*
74 * select serial console configuration
75 */
76#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on OMAP1510 Innovator */
77
78/* allow to overwrite serial and ethaddr */
79#define CONFIG_ENV_OVERWRITE
80
81#define CONFIG_ENV_OVERWRITE
82#define CONFIG_CONS_INDEX 1
83#define CONFIG_BAUDRATE 115200
Jon Loeligera5cb2302007-07-04 22:33:13 -050084
85/*
86 * Command line configuration.
87 */
88#include <config_cmd_default.h>
89
90#define CONFIG_CMD_DHCP
91
92
Jon Loeligerd3b8c1a2007-07-09 21:57:31 -050093/*
94 * BOOTP options
95 */
96#define CONFIG_BOOTP_SUBNETMASK
97#define CONFIG_BOOTP_GATEWAY
98#define CONFIG_BOOTP_HOSTNAME
99#define CONFIG_BOOTP_BOOTPATH
100
wdenk2e5983d2003-07-15 20:04:06 +0000101
wdenk2e5983d2003-07-15 20:04:06 +0000102#include <configs/omap1510.h>
103
104#define CONFIG_BOOTDELAY 3
wdenk5779d8d2003-12-06 23:55:10 +0000105#define CONFIG_BOOTARGS "console=ttyS0,115200n8 noinitrd root=/dev/nfs ip=bootp"
106#define CONFIG_BOOTCOMMAND "bootp;tftp;bootm"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_AUTOLOAD "n" /* No autoload */
wdenk2e5983d2003-07-15 20:04:06 +0000108
Jon Loeligera5cb2302007-07-04 22:33:13 -0500109#if defined(CONFIG_CMD_KGDB)
wdenk2e5983d2003-07-15 20:04:06 +0000110#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
111/* what's this ? it's not used anywhere */
112#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
113#endif
114
115/*
116 * Miscellaneous configurable options
117 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_LONGHELP /* undef to save memory */
119#define CONFIG_SYS_PROMPT "OMAP1510 Innovator # " /* Monitor Command Prompt */
120#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
121#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
122#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
123#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2e5983d2003-07-15 20:04:06 +0000124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MEMTEST_START 0x10000000 /* memtest works on */
126#define CONFIG_SYS_MEMTEST_END 0x12000000 /* 32 MB in DRAM */
wdenk2e5983d2003-07-15 20:04:06 +0000127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR 0x10000000 /* default load address */
wdenk2e5983d2003-07-15 20:04:06 +0000129
Ladislav Michl3791a112009-04-22 01:12:04 +0200130/* The 1510 has 3 timers, they can be driven by the RefClk (12MHz) or by DPLL1.
wdenk2e5983d2003-07-15 20:04:06 +0000131 * This time is further subdivided by a local divisor.
132 */
Ladislav Michl81472d82009-03-30 18:58:41 +0200133#define CONFIG_SYS_TIMERBASE OMAP1510_TIMER1_BASE /* use timer 1 */
Ladislav Michl3791a112009-04-22 01:12:04 +0200134#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
135#define CONFIG_SYS_HZ 1000
wdenk2e5983d2003-07-15 20:04:06 +0000136
137/*-----------------------------------------------------------------------
wdenk2e5983d2003-07-15 20:04:06 +0000138 * Physical Memory Map
139 */
140#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
141#define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */
142#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
143
144#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenk2e5983d2003-07-15 20:04:06 +0000147
Aneesh V56ccd362011-06-09 08:54:51 -0400148#define PHYS_SRAM 0x20000000
149
wdenk2e5983d2003-07-15 20:04:06 +0000150/*-----------------------------------------------------------------------
151 * FLASH and environment organization
152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
wdenk2e5983d2003-07-15 20:04:06 +0000154#define PHYS_FLASH_SIZE 0x01000000 /* 16MB */
wdenk656658d2004-10-10 22:16:06 +0000155#define PHYS_FLASH_SECT_SIZE (128*1024) /* Size of a sector (128kB) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
157#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + PHYS_FLASH_SECT_SIZE)
158#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
159#define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE /* Reserve 1 sector */
160#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + PHYS_FLASH_SIZE }
wdenk656658d2004-10-10 22:16:06 +0000161
162/*-----------------------------------------------------------------------
163 * FLASH driver setup
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200166#define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/mtd/cfi_flash.c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
168#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
wdenk2e5983d2003-07-15 20:04:06 +0000169
170/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_ERASE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
172#define CONFIG_SYS_FLASH_WRITE_TOUT (20*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk2e5983d2003-07-15 20:04:06 +0000173
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200174#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200175#define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE /* Total Size of Environment Sector */
176#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_ENV_OFFSET ( CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN ) /* Environment after Monitor */
wdenk2e5983d2003-07-15 20:04:06 +0000178
Aneesh V56ccd362011-06-09 08:54:51 -0400179#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
180#define CONFIG_SYS_INIT_SP_ADDR PHYS_SRAM
181
wdenk2e5983d2003-07-15 20:04:06 +0000182#endif /* __CONFIG_H */