blob: 059fb362f8784c7d7b0ed9e29ee1689cc498ca2a [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * Configuation settings for the esd TASREG board.
3 *
4 * (C) Copyright 2004
5 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
30#ifndef _TASREG_H
31#define _TASREG_H
32
33#ifndef __ASSEMBLY__
34#include <asm/m5249.h>
35#endif
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41#define CONFIG_MCF52x2 /* define processor family */
42#define CONFIG_M5249 /* define processor type */
43
44#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
45
TsiChungLiewaa93d852007-08-15 19:46:38 -050046#define CONFIG_MCFTMR
47
48#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_UART_PORT (0)
stroesea20b27a2004-12-16 18:05:42 +000050#define CONFIG_BAUDRATE 19200
stroesea20b27a2004-12-16 18:05:42 +000051
52#undef CONFIG_WATCHDOG
53
54#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
55
stroesea20b27a2004-12-16 18:05:42 +000056
Jon Loeligera5562902007-07-08 15:31:57 -050057/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050058 * BOOTP options
59 */
60#define CONFIG_BOOTP_BOOTFILESIZE
61#define CONFIG_BOOTP_BOOTPATH
62#define CONFIG_BOOTP_GATEWAY
63#define CONFIG_BOOTP_HOSTNAME
64
65
66/*
Jon Loeligera5562902007-07-08 15:31:57 -050067 * Command line configuration.
68 */
69#include <config_cmd_default.h>
70
71#define CONFIG_CMD_BSP
72#define CONFIG_CMD_EEPROM
73#define CONFIG_CMD_I2C
74
75#undef CONFIG_CMD_NET
76
77
stroesea20b27a2004-12-16 18:05:42 +000078#define CONFIG_BOOTDELAY 3
79
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_PROMPT "=> "
81#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea20b27a2004-12-16 18:05:42 +000082
Jon Loeligera5562902007-07-08 15:31:57 -050083#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000085#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000087#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
89#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
90#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
93#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +000094#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
95#define CONFIG_LOOPW 1 /* enable loopw command */
96#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
stroesea20b27a2004-12-16 18:05:42 +000099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MEMTEST_START 0x400
101#define CONFIG_SYS_MEMTEST_END 0x380000
stroesea20b27a2004-12-16 18:05:42 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_HZ 1000
stroesea20b27a2004-12-16 18:05:42 +0000104
105/*
106 * Clock configuration: enable only one of the following options
107 */
108
109#if 0 /* this setting will run the cpu at 11MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_PLL_BYPASS 1 /* bypass PLL for test purpose */
111#undef CONFIG_SYS_FAST_CLK /* MCF5249 can run at 140MHz */
112#define CONFIG_SYS_CLK 11289600 /* PLL bypass */
stroesea20b27a2004-12-16 18:05:42 +0000113#endif
114
115#if 0 /* this setting will run the cpu at 70MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
117#undef CONFIG_SYS_FAST_CLK /* MCF5249 can run at 140MHz */
118#define CONFIG_SYS_CLK 72185018 /* The next lower speed */
stroesea20b27a2004-12-16 18:05:42 +0000119#endif
120
121#if 1 /* this setting will run the cpu at 140MHz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
123#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
124#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
stroesea20b27a2004-12-16 18:05:42 +0000125#endif
126
127/*
128 * Low Level Configuration Settings
129 * (address mappings, register initial values, etc.)
130 * You should know what you are doing if you make changes here.
131 */
132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
134#define CONFIG_SYS_MBAR2 0x80000000
stroesea20b27a2004-12-16 18:05:42 +0000135
136/*-----------------------------------------------------------------------
137 * I2C
138 */
Heiko Schocherea818db2013-01-29 08:53:15 +0100139#define CONFIG_SYS_I2C
140#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
141#define CONFIG_SYS_I2C_SOFT_SPEED 100000
142#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000143
stroesea20b27a2004-12-16 18:05:42 +0000144#if 0 /* push-pull */
145#define SDA 0x00800000
146#define SCL 0x00000008
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define DIR0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_EN))
148#define DIR1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_EN))
149#define OUT0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_OUT))
150#define OUT1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_OUT))
151#define IN0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_READ))
152#define IN1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_READ))
stroesea20b27a2004-12-16 18:05:42 +0000153#define I2C_INIT {OUT1|=SDA;OUT0|=SCL;}
154#define I2C_READ ((IN1&SDA)?1:0)
155#define I2C_SDA(x) {if(x)OUT1|=SDA;else OUT1&=~SDA;}
156#define I2C_SCL(x) {if(x)OUT0|=SCL;else OUT0&=~SCL;}
157#define I2C_DELAY {udelay(5);}
158#define I2C_ACTIVE {DIR1|=SDA;}
159#define I2C_TRISTATE {DIR1&=~SDA;}
160#else /* open-collector */
161#define SDA 0x00800000
162#define SCL 0x00000008
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define DIR0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_EN))
164#define DIR1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_EN))
165#define OUT0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_OUT))
166#define OUT1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_OUT))
167#define IN0 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO_READ))
168#define IN1 *((volatile ulong*)(CONFIG_SYS_MBAR2+MCFSIM_GPIO1_READ))
stroesea20b27a2004-12-16 18:05:42 +0000169#define I2C_INIT {DIR1&=~SDA;DIR0&=~SCL;OUT1&=~SDA;OUT0&=~SCL;}
170#define I2C_READ ((IN1&SDA)?1:0)
171#define I2C_SDA(x) {if(x)DIR1&=~SDA;else DIR1|=SDA;}
172#define I2C_SCL(x) {if(x)DIR0&=~SCL;else DIR0|=SCL;}
173#define I2C_DELAY {udelay(5);}
174#define I2C_ACTIVE {DIR1|=SDA;}
175#define I2C_TRISTATE {DIR1&=~SDA;}
176#endif
Heiko Schocherea818db2013-01-29 08:53:15 +0100177
178#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
179#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
180/* mask of address bits that overflow into the "EEPROM chip address" */
181#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
182/*
183 * The Catalyst CAT24WC32 has 32 byte page write mode using
184 * last 5 bits of the address
185 */
186#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
187#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000188
189/*-----------------------------------------------------------------------
190 * Definitions for initial stack pointer and data area (in DPRAM)
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200193#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200194#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea20b27a2004-12-16 18:05:42 +0000196
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200197#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200198#define CONFIG_ENV_ADDR 0xFFC40000 /* Address of Environment Sector*/
199#define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
200#define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
stroesea20b27a2004-12-16 18:05:42 +0000201
202/*-----------------------------------------------------------------------
203 * Start addresses for the final memory configuration
204 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_SDRAM_BASE 0x00000000
208#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000209#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
stroesea20b27a2004-12-16 18:05:42 +0000210
211#if 0 /* test-only */
212#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
213#endif
214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
stroesea20b27a2004-12-16 18:05:42 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_MONITOR_LEN 0x20000
218#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
219#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
stroesea20b27a2004-12-16 18:05:42 +0000220
221/*
222 * For booting Linux, the board info and command line data
223 * have to be in the first 8 MB of memory, since this is
224 * the maximum mapped by the Linux kernel during initialization ??
225 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000227
228/*-----------------------------------------------------------------------
229 * FLASH organization
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
232#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea20b27a2004-12-16 18:05:42 +0000233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
235#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
stroesea20b27a2004-12-16 18:05:42 +0000236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
238#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
239#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea20b27a2004-12-16 18:05:42 +0000240/*
241 * The following defines are added for buggy IOP480 byte interface.
242 * All other boards should use the standard values (CPCI405 etc.)
243 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
245#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
246#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea20b27a2004-12-16 18:05:42 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000249
250/*-----------------------------------------------------------------------
251 * Cache Configuration
252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_CACHELINE_SIZE 16
stroesea20b27a2004-12-16 18:05:42 +0000254
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600255#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200256 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600257#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200258 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600259#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
260#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
261 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
262 CF_ACR_EN | CF_ACR_SM_ALL)
263#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
264 CF_CACR_DBWE)
265
stroesea20b27a2004-12-16 18:05:42 +0000266/*-----------------------------------------------------------------------
267 * Memory bank definitions
268 */
269
270/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000271#define CONFIG_SYS_CS0_BASE 0xffc00000
272#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
stroesea20b27a2004-12-16 18:05:42 +0000273/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew012522f2008-10-21 10:03:07 +0000274#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
stroesea20b27a2004-12-16 18:05:42 +0000275
276/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000277#define CONFIG_SYS_CS1_BASE 0xe0000000
278#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
279#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
stroesea20b27a2004-12-16 18:05:42 +0000280
281/*-----------------------------------------------------------------------
282 * Port configuration
283 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
285#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
286#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
287#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
288#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
289#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
stroesea20b27a2004-12-16 18:05:42 +0000290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
stroesea20b27a2004-12-16 18:05:42 +0000292
293/*-----------------------------------------------------------------------
294 * FPGA stuff
295 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
297#define CONFIG_SYS_FPGA_MAX_SIZE 512*1024 /* 512kByte is enough for XC2S200*/
stroesea20b27a2004-12-16 18:05:42 +0000298
299/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_FPGA_PRG 0x00010000 /* FPGA program pin (ppc output) */
301#define CONFIG_SYS_FPGA_CLK 0x00040000 /* FPGA clk pin (ppc output) */
302#define CONFIG_SYS_FPGA_DATA 0x00020000 /* FPGA data pin (ppc output) */
303#define CONFIG_SYS_FPGA_INIT 0x00080000 /* FPGA init pin (ppc input) */
304#define CONFIG_SYS_FPGA_DONE 0x00100000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000305
306#endif /* _TASREG_H */