blob: 6ece401b376c38f3155e1f582b2ac05df9059e28 [file] [log] [blame]
Vignesh R7aeedac2019-02-05 11:29:17 +05301// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2014 Freescale Semiconductor, Inc.
4 * Synced from Linux v4.19
5 */
6
7#ifndef __LINUX_MTD_SPI_NOR_H
8#define __LINUX_MTD_SPI_NOR_H
9
10#include <linux/bitops.h>
11#include <linux/mtd/cfi.h>
12#include <linux/mtd/mtd.h>
13
14/*
15 * Manufacturer IDs
16 *
17 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
18 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
19 */
20#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
21#define SNOR_MFR_GIGADEVICE 0xc8
22#define SNOR_MFR_INTEL CFI_MFR_INTEL
23#define SNOR_MFR_ST CFI_MFR_ST /* ST Micro <--> Micron */
24#define SNOR_MFR_MICRON CFI_MFR_MICRON /* ST Micro <--> Micron */
Jagan Teki5bf3f3d2020-04-20 15:36:06 +053025#define SNOR_MFR_ISSI CFI_MFR_PMC
Vignesh R7aeedac2019-02-05 11:29:17 +053026#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
27#define SNOR_MFR_SPANSION CFI_MFR_AMD
28#define SNOR_MFR_SST CFI_MFR_SST
29#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
30
31/*
32 * Note on opcode nomenclature: some opcodes have a format like
33 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
34 * of I/O lines used for the opcode, address, and data (respectively). The
35 * FUNCTION has an optional suffix of '4', to represent an opcode which
36 * requires a 4-byte (32-bit) address.
37 */
38
39/* Flash opcodes. */
40#define SPINOR_OP_WREN 0x06 /* Write enable */
41#define SPINOR_OP_RDSR 0x05 /* Read status register */
42#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
43#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
44#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
45#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
46#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
47#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
48#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
49#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
50#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Bin Meng6770c962021-01-06 20:58:54 +080051#define SPINOR_OP_READ_1_1_8 0x8b /* Read data bytes (Octal Output SPI) */
52#define SPINOR_OP_READ_1_8_8 0xcb /* Read data bytes (Octal I/O SPI) */
Vignesh R7aeedac2019-02-05 11:29:17 +053053#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
54#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
55#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Bin Meng6770c962021-01-06 20:58:54 +080056#define SPINOR_OP_PP_1_1_8 0x82 /* Octal page program */
57#define SPINOR_OP_PP_1_8_8 0xc2 /* Octal page program */
Vignesh R7aeedac2019-02-05 11:29:17 +053058#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
59#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
60#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
61#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
62#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
63#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
64#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
65#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
66#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
67#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
68#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
69#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
Pratyush Yadav575caf42021-06-26 00:47:24 +053070#define SPINOR_OP_SRSTEN 0x66 /* Software Reset Enable */
71#define SPINOR_OP_SRST 0x99 /* Software Reset */
Vignesh R7aeedac2019-02-05 11:29:17 +053072
73/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
74#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
75#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
76#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
77#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
78#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
79#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Bin Meng6770c962021-01-06 20:58:54 +080080#define SPINOR_OP_READ_1_1_8_4B 0x7c /* Read data bytes (Octal Output SPI) */
81#define SPINOR_OP_READ_1_8_8_4B 0xcc /* Read data bytes (Octal I/O SPI) */
Vignesh R7aeedac2019-02-05 11:29:17 +053082#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
83#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
84#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
Bin Meng6770c962021-01-06 20:58:54 +080085#define SPINOR_OP_PP_1_1_8_4B 0x84 /* Octal page program */
86#define SPINOR_OP_PP_1_8_8_4B 0x8e /* Octal page program */
Vignesh R7aeedac2019-02-05 11:29:17 +053087#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
88#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
89#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
90
91/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
92#define SPINOR_OP_READ_1_1_1_DTR 0x0d
93#define SPINOR_OP_READ_1_2_2_DTR 0xbd
94#define SPINOR_OP_READ_1_4_4_DTR 0xed
95
96#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
97#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
98#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
99
100/* Used for SST flashes only. */
101#define SPINOR_OP_BP 0x02 /* Byte program */
102#define SPINOR_OP_WRDI 0x04 /* Write disable */
103#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
104
Eugeniy Paltseve0cacdc2019-09-09 22:33:14 +0300105/* Used for SST26* flashes only. */
106#define SPINOR_OP_READ_BPR 0x72 /* Read block protection register */
107#define SPINOR_OP_WRITE_BPR 0x42 /* Write block protection register */
108
Vignesh R7aeedac2019-02-05 11:29:17 +0530109/* Used for S3AN flashes only */
110#define SPINOR_OP_XSE 0x50 /* Sector erase */
111#define SPINOR_OP_XPP 0x82 /* Page program */
112#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
113
114#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
115#define XSR_RDY BIT(7) /* Ready */
116
117/* Used for Macronix and Winbond flashes. */
118#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
119#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
120
121/* Used for Spansion flashes only. */
122#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Vignesh R8c927802019-02-05 11:29:21 +0530123#define SPINOR_OP_BRRD 0x16 /* Bank register read */
Vignesh R7aeedac2019-02-05 11:29:17 +0530124#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
125
126/* Used for Micron flashes only. */
Bin Meng6770c962021-01-06 20:58:54 +0800127#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
128#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
Vignesh R7aeedac2019-02-05 11:29:17 +0530129
130/* Status Register bits. */
131#define SR_WIP BIT(0) /* Write in progress */
132#define SR_WEL BIT(1) /* Write enable latch */
133/* meaning of other SR_* bits may differ between vendors */
134#define SR_BP0 BIT(2) /* Block protect 0 */
135#define SR_BP1 BIT(3) /* Block protect 1 */
136#define SR_BP2 BIT(4) /* Block protect 2 */
137#define SR_TB BIT(5) /* Top/Bottom protect */
138#define SR_SRWD BIT(7) /* SR write protect */
139/* Spansion/Cypress specific status bits */
140#define SR_E_ERR BIT(5)
141#define SR_P_ERR BIT(6)
142
143#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
144
145/* Enhanced Volatile Configuration Register bits */
146#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
147
148/* Flag Status Register bits */
149#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
150#define FSR_E_ERR BIT(5) /* Erase operation status */
151#define FSR_P_ERR BIT(4) /* Program operation status */
152#define FSR_PT_ERR BIT(1) /* Protection error bit */
153
154/* Configuration Register bits. */
155#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
156
157/* Status Register 2 bits. */
158#define SR2_QUAD_EN_BIT7 BIT(7)
159
Pratyush Yadavea9a22f2021-06-26 00:47:28 +0530160/* For Cypress flash. */
161#define SPINOR_OP_RD_ANY_REG 0x65 /* Read any register */
162#define SPINOR_OP_WR_ANY_REG 0x71 /* Write any register */
163#define SPINOR_OP_S28_SE_4K 0x21
164#define SPINOR_REG_CYPRESS_CFR2V 0x00800003
165#define SPINOR_REG_CYPRESS_CFR2V_MEMLAT_11_24 0xb
166#define SPINOR_REG_CYPRESS_CFR3V 0x00800004
167#define SPINOR_REG_CYPRESS_CFR3V_PGSZ BIT(4) /* Page size. */
168#define SPINOR_REG_CYPRESS_CFR3V_UNISECT BIT(3) /* Uniform sector mode */
169#define SPINOR_REG_CYPRESS_CFR5V 0x00800006
170#define SPINOR_REG_CYPRESS_CFR5V_OCT_DTR_EN 0x3
171#define SPINOR_OP_CYPRESS_RD_FAST 0xee
172
Vignesh R7aeedac2019-02-05 11:29:17 +0530173/* Supported SPI protocols */
174#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
175#define SNOR_PROTO_INST_SHIFT 16
176#define SNOR_PROTO_INST(_nbits) \
177 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
178 SNOR_PROTO_INST_MASK)
179
180#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
181#define SNOR_PROTO_ADDR_SHIFT 8
182#define SNOR_PROTO_ADDR(_nbits) \
183 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
184 SNOR_PROTO_ADDR_MASK)
185
186#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
187#define SNOR_PROTO_DATA_SHIFT 0
188#define SNOR_PROTO_DATA(_nbits) \
189 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
190 SNOR_PROTO_DATA_MASK)
191
192#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
193
194#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
195 (SNOR_PROTO_INST(_inst_nbits) | \
196 SNOR_PROTO_ADDR(_addr_nbits) | \
197 SNOR_PROTO_DATA(_data_nbits))
198#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
199 (SNOR_PROTO_IS_DTR | \
200 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
201
202enum spi_nor_protocol {
203 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
204 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
205 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
206 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
207 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
208 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
209 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
210 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
211 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
212 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
213
214 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
215 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
216 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
217 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
Pratyush Yadav95954f52021-06-26 00:47:16 +0530218 SNOR_PROTO_8_8_8_DTR = SNOR_PROTO_DTR(8, 8, 8),
Vignesh R7aeedac2019-02-05 11:29:17 +0530219};
220
221static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
222{
223 return !!(proto & SNOR_PROTO_IS_DTR);
224}
225
226static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
227{
228 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
229 SNOR_PROTO_INST_SHIFT;
230}
231
232static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
233{
234 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
235 SNOR_PROTO_ADDR_SHIFT;
236}
237
238static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
239{
240 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
241 SNOR_PROTO_DATA_SHIFT;
242}
243
244static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
245{
246 return spi_nor_get_protocol_data_nbits(proto);
247}
248
249#define SPI_NOR_MAX_CMD_SIZE 8
250enum spi_nor_ops {
251 SPI_NOR_OPS_READ = 0,
252 SPI_NOR_OPS_WRITE,
253 SPI_NOR_OPS_ERASE,
254 SPI_NOR_OPS_LOCK,
255 SPI_NOR_OPS_UNLOCK,
256};
257
258enum spi_nor_option_flags {
259 SNOR_F_USE_FSR = BIT(0),
260 SNOR_F_HAS_SR_TB = BIT(1),
261 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
262 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
263 SNOR_F_READY_XSR_RDY = BIT(4),
264 SNOR_F_USE_CLSR = BIT(5),
265 SNOR_F_BROKEN_RESET = BIT(6),
Pratyush Yadava1122a32021-06-26 00:47:23 +0530266 SNOR_F_SOFT_RESET = BIT(7),
Vignesh R7aeedac2019-02-05 11:29:17 +0530267};
268
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530269struct spi_nor;
270
271/**
272 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
273 * supported by the SPI controller (bus master).
274 * @mask: the bitmask listing all the supported hw capabilies
275 */
276struct spi_nor_hwcaps {
277 u32 mask;
278};
279
280/*
281 *(Fast) Read capabilities.
282 * MUST be ordered by priority: the higher bit position, the higher priority.
283 * As a matter of performances, it is relevant to use Octo SPI protocols first,
284 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
285 * (Slow) Read.
286 */
Pratyush Yadav95954f52021-06-26 00:47:16 +0530287#define SNOR_HWCAPS_READ_MASK GENMASK(15, 0)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530288#define SNOR_HWCAPS_READ BIT(0)
289#define SNOR_HWCAPS_READ_FAST BIT(1)
290#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
291
292#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
293#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
294#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
295#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
296#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
297
298#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
299#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
300#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
301#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
302#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
303
Pratyush Yadav95954f52021-06-26 00:47:16 +0530304#define SNOR_HWCPAS_READ_OCTO GENMASK(15, 11)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530305#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
306#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
307#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
308#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
Pratyush Yadav95954f52021-06-26 00:47:16 +0530309#define SNOR_HWCAPS_READ_8_8_8_DTR BIT(15)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530310
311/*
312 * Page Program capabilities.
313 * MUST be ordered by priority: the higher bit position, the higher priority.
314 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
315 * legacy SPI 1-1-1 protocol.
316 * Note that Dual Page Programs are not supported because there is no existing
317 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
318 * implements such commands.
319 */
Pratyush Yadav95954f52021-06-26 00:47:16 +0530320#define SNOR_HWCAPS_PP_MASK GENMASK(23, 16)
321#define SNOR_HWCAPS_PP BIT(16)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530322
Pratyush Yadav95954f52021-06-26 00:47:16 +0530323#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
324#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
325#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
326#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530327
Pratyush Yadav95954f52021-06-26 00:47:16 +0530328#define SNOR_HWCAPS_PP_OCTO GENMASK(23, 20)
329#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
330#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
331#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
332#define SNOR_HWCAPS_PP_8_8_8_DTR BIT(23)
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530333
Pratyush Yadav71025f02021-06-26 00:47:14 +0530334#define SNOR_HWCAPS_X_X_X (SNOR_HWCAPS_READ_2_2_2 | \
335 SNOR_HWCAPS_READ_4_4_4 | \
336 SNOR_HWCAPS_READ_8_8_8 | \
337 SNOR_HWCAPS_PP_4_4_4 | \
338 SNOR_HWCAPS_PP_8_8_8)
339
Pratyush Yadav95954f52021-06-26 00:47:16 +0530340#define SNOR_HWCAPS_X_X_X_DTR (SNOR_HWCAPS_READ_8_8_8_DTR | \
341 SNOR_HWCAPS_PP_8_8_8_DTR)
342
Pratyush Yadav71025f02021-06-26 00:47:14 +0530343#define SNOR_HWCAPS_DTR (SNOR_HWCAPS_READ_1_1_1_DTR | \
344 SNOR_HWCAPS_READ_1_2_2_DTR | \
345 SNOR_HWCAPS_READ_1_4_4_DTR | \
346 SNOR_HWCAPS_READ_1_8_8_DTR)
347
348#define SNOR_HWCAPS_ALL (SNOR_HWCAPS_READ_MASK | \
349 SNOR_HWCAPS_PP_MASK)
350
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530351struct spi_nor_read_command {
352 u8 num_mode_clocks;
353 u8 num_wait_states;
354 u8 opcode;
355 enum spi_nor_protocol proto;
356};
357
358struct spi_nor_pp_command {
359 u8 opcode;
360 enum spi_nor_protocol proto;
361};
362
363enum spi_nor_read_command_index {
364 SNOR_CMD_READ,
365 SNOR_CMD_READ_FAST,
366 SNOR_CMD_READ_1_1_1_DTR,
367
368 /* Dual SPI */
369 SNOR_CMD_READ_1_1_2,
370 SNOR_CMD_READ_1_2_2,
371 SNOR_CMD_READ_2_2_2,
372 SNOR_CMD_READ_1_2_2_DTR,
373
374 /* Quad SPI */
375 SNOR_CMD_READ_1_1_4,
376 SNOR_CMD_READ_1_4_4,
377 SNOR_CMD_READ_4_4_4,
378 SNOR_CMD_READ_1_4_4_DTR,
379
380 /* Octo SPI */
381 SNOR_CMD_READ_1_1_8,
382 SNOR_CMD_READ_1_8_8,
383 SNOR_CMD_READ_8_8_8,
384 SNOR_CMD_READ_1_8_8_DTR,
Pratyush Yadav95954f52021-06-26 00:47:16 +0530385 SNOR_CMD_READ_8_8_8_DTR,
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530386
387 SNOR_CMD_READ_MAX
388};
389
390enum spi_nor_pp_command_index {
391 SNOR_CMD_PP,
392
393 /* Quad SPI */
394 SNOR_CMD_PP_1_1_4,
395 SNOR_CMD_PP_1_4_4,
396 SNOR_CMD_PP_4_4_4,
397
398 /* Octo SPI */
399 SNOR_CMD_PP_1_1_8,
400 SNOR_CMD_PP_1_8_8,
401 SNOR_CMD_PP_8_8_8,
Pratyush Yadav95954f52021-06-26 00:47:16 +0530402 SNOR_CMD_PP_8_8_8_DTR,
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530403
404 SNOR_CMD_PP_MAX
405};
406
407struct spi_nor_flash_parameter {
408 u64 size;
409 u32 page_size;
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530410 u8 rdsr_dummy;
411 u8 rdsr_addr_nbytes;
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530412
413 struct spi_nor_hwcaps hwcaps;
414 struct spi_nor_read_command reads[SNOR_CMD_READ_MAX];
415 struct spi_nor_pp_command page_programs[SNOR_CMD_PP_MAX];
416
417 int (*quad_enable)(struct spi_nor *nor);
418};
419
Vignesh R7aeedac2019-02-05 11:29:17 +0530420/**
Pratyush Yadav95954f52021-06-26 00:47:16 +0530421 * enum spi_nor_cmd_ext - describes the command opcode extension in DTR mode
422 * @SPI_MEM_NOR_NONE: no extension. This is the default, and is used in Legacy
423 * SPI mode
424 * @SPI_MEM_NOR_REPEAT: the extension is same as the opcode
425 * @SPI_MEM_NOR_INVERT: the extension is the bitwise inverse of the opcode
426 * @SPI_MEM_NOR_HEX: the extension is any hex value. The command and opcode
427 * combine to form a 16-bit opcode.
428 */
429enum spi_nor_cmd_ext {
430 SPI_NOR_EXT_NONE = 0,
431 SPI_NOR_EXT_REPEAT,
432 SPI_NOR_EXT_INVERT,
433 SPI_NOR_EXT_HEX,
434};
435
436/**
Vignesh R7aeedac2019-02-05 11:29:17 +0530437 * struct flash_info - Forward declaration of a structure used internally by
438 * spi_nor_scan()
439 */
440struct flash_info;
441
Simon Glass7e45bb02019-09-25 08:11:13 -0600442/*
443 * TODO: Remove, once all users of spi_flash interface are moved to MTD
444 *
Simon Glassa1a8a632020-12-19 10:40:01 -0700445struct spi_flash {
Simon Glass7e45bb02019-09-25 08:11:13 -0600446 * Defined below (keep this text to enable searching for spi_flash decl)
447 * }
448 */
Simon Glassf31fa992020-12-28 20:35:01 -0700449#ifndef DT_PLAT_C
Vignesh R7aeedac2019-02-05 11:29:17 +0530450#define spi_flash spi_nor
Simon Glassa1a8a632020-12-19 10:40:01 -0700451#endif
Vignesh R7aeedac2019-02-05 11:29:17 +0530452
453/**
454 * struct spi_nor - Structure for defining a the SPI NOR layer
455 * @mtd: point to a mtd_info structure
456 * @lock: the lock for the read/write/erase/lock/unlock operations
457 * @dev: point to a spi device, or a spi nor controller device.
458 * @info: spi-nor part JDEC MFR id and other info
Tudor Ambarusa11c0812019-11-13 15:42:52 +0000459 * @manufacturer_sfdp: manufacturer specific SFDP table
Vignesh R7aeedac2019-02-05 11:29:17 +0530460 * @page_size: the page size of the SPI NOR
461 * @addr_width: number of address bytes
462 * @erase_opcode: the opcode for erasing a sector
463 * @read_opcode: the read opcode
464 * @read_dummy: the dummy needed by the read operation
465 * @program_opcode: the program opcode
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530466 * @rdsr_dummy dummy cycles needed for Read Status Register command.
467 * @rdsr_addr_nbytes: dummy address bytes needed for Read Status Register
468 * command.
Vignesh R8c927802019-02-05 11:29:21 +0530469 * @bank_read_cmd: Bank read cmd
470 * @bank_write_cmd: Bank write cmd
471 * @bank_curr: Current flash bank
Vignesh R7aeedac2019-02-05 11:29:17 +0530472 * @sst_write_second: used by the SST write operation
473 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
474 * @read_proto: the SPI protocol for read operations
475 * @write_proto: the SPI protocol for write operations
476 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
477 * @cmd_buf: used by the write_reg
Pratyush Yadav95954f52021-06-26 00:47:16 +0530478 * @cmd_ext_type: the command opcode extension for DTR mode.
Pratyush Yadav87021882021-06-26 00:47:13 +0530479 * @fixups: flash-specific fixup hooks.
Vignesh R7aeedac2019-02-05 11:29:17 +0530480 * @prepare: [OPTIONAL] do some preparations for the
481 * read/write/erase/lock/unlock operations
482 * @unprepare: [OPTIONAL] do some post work after the
483 * read/write/erase/lock/unlock operations
484 * @read_reg: [DRIVER-SPECIFIC] read out the register
485 * @write_reg: [DRIVER-SPECIFIC] write data to the register
486 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
487 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
488 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
489 * at the offset @offs; if not provided by the driver,
490 * spi-nor will send the erase opcode via write_reg()
491 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
492 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
493 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
Vignesh R7aeedac2019-02-05 11:29:17 +0530494 * completely locked
Sean Andersona95d8782021-02-04 23:11:08 -0500495 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
Pratyush Yadav6b808e02021-06-26 00:47:21 +0530496 * @octal_dtr_enable: [FLASH-SPECIFIC] enables SPI NOR octal DTR mode.
Vignesh R7aeedac2019-02-05 11:29:17 +0530497 * @priv: the private data
498 */
499struct spi_nor {
500 struct mtd_info mtd;
501 struct udevice *dev;
502 struct spi_slave *spi;
503 const struct flash_info *info;
Tudor Ambarusa11c0812019-11-13 15:42:52 +0000504 u8 *manufacturer_sfdp;
Vignesh R7aeedac2019-02-05 11:29:17 +0530505 u32 page_size;
506 u8 addr_width;
507 u8 erase_opcode;
508 u8 read_opcode;
509 u8 read_dummy;
510 u8 program_opcode;
Pratyush Yadav4d40e822021-06-26 00:47:19 +0530511 u8 rdsr_dummy;
512 u8 rdsr_addr_nbytes;
Vignesh R8c927802019-02-05 11:29:21 +0530513#ifdef CONFIG_SPI_FLASH_BAR
514 u8 bank_read_cmd;
515 u8 bank_write_cmd;
516 u8 bank_curr;
517#endif
Vignesh R7aeedac2019-02-05 11:29:17 +0530518 enum spi_nor_protocol read_proto;
519 enum spi_nor_protocol write_proto;
520 enum spi_nor_protocol reg_proto;
521 bool sst_write_second;
522 u32 flags;
523 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
Pratyush Yadav95954f52021-06-26 00:47:16 +0530524 enum spi_nor_cmd_ext cmd_ext_type;
Pratyush Yadav87021882021-06-26 00:47:13 +0530525 struct spi_nor_fixups *fixups;
Vignesh R7aeedac2019-02-05 11:29:17 +0530526
Pratyush Yadav18b0de02021-06-26 00:47:11 +0530527 int (*setup)(struct spi_nor *nor, const struct flash_info *info,
Pratyush Yadav71025f02021-06-26 00:47:14 +0530528 const struct spi_nor_flash_parameter *params);
Vignesh R7aeedac2019-02-05 11:29:17 +0530529 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
530 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
531 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
532 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
533
534 ssize_t (*read)(struct spi_nor *nor, loff_t from,
535 size_t len, u_char *read_buf);
536 ssize_t (*write)(struct spi_nor *nor, loff_t to,
537 size_t len, const u_char *write_buf);
538 int (*erase)(struct spi_nor *nor, loff_t offs);
539
540 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
541 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
542 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
543 int (*quad_enable)(struct spi_nor *nor);
Pratyush Yadav6b808e02021-06-26 00:47:21 +0530544 int (*octal_dtr_enable)(struct spi_nor *nor);
Vignesh R7aeedac2019-02-05 11:29:17 +0530545
546 void *priv;
547/* Compatibility for spi_flash, remove once sf layer is merged with mtd */
548 const char *name;
549 u32 size;
550 u32 sector_size;
551 u32 erase_size;
552};
553
Simon Glasse2a7cfe2020-12-19 10:40:00 -0700554#ifndef __UBOOT__
Vignesh R7aeedac2019-02-05 11:29:17 +0530555static inline void spi_nor_set_flash_node(struct spi_nor *nor,
556 const struct device_node *np)
557{
558 mtd_set_of_node(&nor->mtd, np);
559}
560
561static inline const struct
562device_node *spi_nor_get_flash_node(struct spi_nor *nor)
563{
564 return mtd_get_of_node(&nor->mtd);
565}
Simon Glasse2a7cfe2020-12-19 10:40:00 -0700566#endif /* __UBOOT__ */
Vignesh R7aeedac2019-02-05 11:29:17 +0530567
568/**
Vignesh R7aeedac2019-02-05 11:29:17 +0530569 * spi_nor_scan() - scan the SPI NOR
570 * @nor: the spi_nor structure
571 *
572 * The drivers can use this function to scan the SPI NOR.
573 * In the scanning, it will try to get all the necessary information to
574 * fill the mtd_info{} and the spi_nor{}.
575 *
576 * Return: 0 for success, others for failure.
577 */
578int spi_nor_scan(struct spi_nor *nor);
579
Pratyush Yadav575caf42021-06-26 00:47:24 +0530580#if CONFIG_IS_ENABLED(SPI_FLASH_TINY)
581static inline int spi_nor_remove(struct spi_nor *nor)
582{
583 return 0;
584}
585#else
586/**
587 * spi_nor_remove() - perform cleanup before booting to the next stage
588 * @nor: the spi_nor structure
589 *
590 * Return: 0 for success, -errno for failure.
591 */
592int spi_nor_remove(struct spi_nor *nor);
593#endif
594
Vignesh R7aeedac2019-02-05 11:29:17 +0530595#endif