blob: f207dd6acb59e0b825a5c7e07ecf755a25b36f2b [file] [log] [blame]
wdenkbf9e3b32004-02-12 00:47:09 +00001/*
2 * (C) Copyright 2000-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <malloc.h>
26#include <asm/fec.h>
27
Zachary P. Landaueacbd312006-01-26 17:35:56 -050028#ifdef CONFIG_M5271
29#include <asm/m5271.h>
30#include <asm/immap_5271.h>
31#endif
32
wdenkbf9e3b32004-02-12 00:47:09 +000033#ifdef CONFIG_M5272
34#include <asm/m5272.h>
35#include <asm/immap_5272.h>
36#endif
37
38#ifdef CONFIG_M5282
39#include <asm/m5282.h>
40#include <asm/immap_5282.h>
41#endif
42
43#include <net.h>
44#include <command.h>
45
46#ifdef CONFIG_M5272
47#define FEC_ADDR (CFG_MBAR + 0x840)
48#endif
Zachary P. Landaueacbd312006-01-26 17:35:56 -050049#if defined(CONFIG_M5282) || defined(CONFIG_M5271)
wdenkbf9e3b32004-02-12 00:47:09 +000050#define FEC_ADDR (CFG_MBAR + 0x1000)
51#endif
52
53#undef ET_DEBUG
54#undef MII_DEBUG
55
56#if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(FEC_ENET)
57
58#ifdef CFG_DISCOVER_PHY
59#include <miiphy.h>
60static void mii_discover_phy (void);
61#endif
62
63/* Ethernet Transmit and Receive Buffers */
64#define DBUF_LENGTH 1520
65
66#define TX_BUF_CNT 2
67
68#define TOUT_LOOP 100
69
70#define PKT_MAXBUF_SIZE 1518
71#define PKT_MINBUF_SIZE 64
72#define PKT_MAXBLR_SIZE 1520
73
74
75static char txbuf[DBUF_LENGTH];
76
77static uint rxIdx; /* index of the current RX buffer */
78static uint txIdx; /* index of the current TX buffer */
79
80/*
81 * FEC Ethernet Tx and Rx buffer descriptors allocated at the
82 * immr->udata_bd address on Dual-Port RAM
83 * Provide for Double Buffering
84 */
85
86typedef volatile struct CommonBufferDescriptor {
87 cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
88 cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
89} RTXBD;
90
91static RTXBD *rtx = NULL;
92
93int eth_send (volatile void *packet, int length)
94{
95 int j, rc;
96 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
97
98 /* section 16.9.23.3
99 * Wait for ready
100 */
101 j = 0;
102 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY)
103 && (j < TOUT_LOOP)) {
104 udelay (1);
105 j++;
106 }
107 if (j >= TOUT_LOOP) {
108 printf ("TX not ready\n");
109 }
110
111 rtx->txbd[txIdx].cbd_bufaddr = (uint) packet;
112 rtx->txbd[txIdx].cbd_datlen = length;
113 rtx->txbd[txIdx].cbd_sc |= BD_ENET_TX_READY | BD_ENET_TX_LAST;
114
115 /* Activate transmit Buffer Descriptor polling */
116 fecp->fec_x_des_active = 0x01000000; /* Descriptor polling active */
117
118 j = 0;
119 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY)
120 && (j < TOUT_LOOP)) {
121 udelay (1);
122 j++;
123 }
124 if (j >= TOUT_LOOP) {
125 printf ("TX timeout\n");
126 }
127#ifdef ET_DEBUG
128 printf ("%s[%d] %s: cycles: %d status: %x retry cnt: %d\n",
129 __FILE__, __LINE__, __FUNCTION__, j, rtx->txbd[txIdx].cbd_sc,
130 (rtx->txbd[txIdx].cbd_sc & 0x003C) >> 2);
131#endif
132
133 /* return only status bits */ ;
134 rc = (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS);
135
136 txIdx = (txIdx + 1) % TX_BUF_CNT;
137
138 return rc;
139}
140
141int eth_rx (void)
142{
143 int length;
144 volatile fec_t *fecp = (fec_t *) FEC_ADDR;
145
146 for (;;) {
147 /* section 16.9.23.2 */
148 if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
149 length = -1;
150 break; /* nothing received - leave for() loop */
151 }
152
153 length = rtx->rxbd[rxIdx].cbd_datlen;
154
155 if (rtx->rxbd[rxIdx].cbd_sc & 0x003f) {
156#ifdef ET_DEBUG
157 printf ("%s[%d] err: %x\n",
158 __FUNCTION__, __LINE__,
159 rtx->rxbd[rxIdx].cbd_sc);
160#endif
161 } else {
162 /* Pass the packet up to the protocol layers. */
163 NetReceive (NetRxPackets[rxIdx], length - 4);
164 }
165
166 /* Give the buffer back to the FEC. */
167 rtx->rxbd[rxIdx].cbd_datlen = 0;
168
169 /* wrap around buffer index when necessary */
170 if ((rxIdx + 1) >= PKTBUFSRX) {
171 rtx->rxbd[PKTBUFSRX - 1].cbd_sc =
172 (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
173 rxIdx = 0;
174 } else {
175 rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
176 rxIdx++;
177 }
178
179 /* Try to fill Buffer Descriptors */
180 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
181 }
182
183 return length;
184}
185
186/**************************************************************
187 *
188 * FEC Ethernet Initialization Routine
189 *
190 *************************************************************/
191#define FEC_ECNTRL_ETHER_EN 0x00000002
192#define FEC_ECNTRL_RESET 0x00000001
193
194#define FEC_RCNTRL_BC_REJ 0x00000010
195#define FEC_RCNTRL_PROM 0x00000008
196#define FEC_RCNTRL_MII_MODE 0x00000004
197#define FEC_RCNTRL_DRT 0x00000002
198#define FEC_RCNTRL_LOOP 0x00000001
199
200#define FEC_TCNTRL_FDEN 0x00000004
201#define FEC_TCNTRL_HBC 0x00000002
202#define FEC_TCNTRL_GTS 0x00000001
203
204#define FEC_RESET_DELAY 50000
205
206int eth_init (bd_t * bd)
207{
208
209 int i;
210 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
211
212 /* Whack a reset.
213 * A delay is required between a reset of the FEC block and
214 * initialization of other FEC registers because the reset takes
215 * some time to complete. If you don't delay, subsequent writes
216 * to FEC registers might get killed by the reset routine which is
217 * still in progress.
218 */
219 fecp->fec_ecntrl = FEC_ECNTRL_RESET;
220 for (i = 0;
221 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
222 ++i) {
223 udelay (1);
224 }
225 if (i == FEC_RESET_DELAY) {
226 printf ("FEC_RESET_DELAY timeout\n");
227 return 0;
228 }
229
230 /* We use strictly polling mode only
231 */
232 fecp->fec_imask = 0;
233
234 /* Clear any pending interrupt */
235 fecp->fec_ievent = 0xffffffff;
236
237 /* Set station address */
238#define ea bd->bi_enetaddr
239 fecp->fec_addr_low = (ea[0] << 24) | (ea[1] << 16) |
240 (ea[2] << 8) | (ea[3]);
241 fecp->fec_addr_high = (ea[4] << 24) | (ea[5] << 16);
242#ifdef ET_DEBUG
243 printf ("Eth Addrs: %02x:%02x:%02x:%02x:%02x:%02x\n",
244 ea[0], ea[1], ea[2], ea[3], ea[4], ea[5]);
245#endif
246#undef ea
247
Zachary P. Landaueacbd312006-01-26 17:35:56 -0500248#ifdef CONFIG_M5271
249 /* Clear multicast address hash table
250 */
251 fecp->fec_ghash_table_high = 0;
252 fecp->fec_ghash_table_low = 0;
253
254 /* Clear individual address hash table
255 */
256 fecp->fec_ihash_table_high = 0;
257 fecp->fec_ihash_table_low = 0;
258#else
wdenkbf9e3b32004-02-12 00:47:09 +0000259 /* Clear multicast address hash table
260 */
261 fecp->fec_hash_table_high = 0;
262 fecp->fec_hash_table_low = 0;
Zachary P. Landaueacbd312006-01-26 17:35:56 -0500263#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000264
265 /* Set maximum receive buffer size.
266 */
267 fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
268
269 /*
270 * Setup Buffers and Buffer Desriptors
271 */
272 rxIdx = 0;
273 txIdx = 0;
274
275 if (!rtx) {
276 rtx = (RTXBD *) CFG_ENET_BD_BASE;
277 }
278
279 /*
280 * Setup Receiver Buffer Descriptors (13.14.24.18)
281 * Settings:
282 * Empty, Wrap
283 */
284 for (i = 0; i < PKTBUFSRX; i++) {
285 rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
286 rtx->rxbd[i].cbd_datlen = 0; /* Reset */
287 rtx->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
288 }
289 rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
290
291 /*
292 * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
293 * Settings:
294 * Last, Tx CRC
295 */
296 for (i = 0; i < TX_BUF_CNT; i++) {
297 rtx->txbd[i].cbd_sc = BD_ENET_TX_LAST | BD_ENET_TX_TC;
298 rtx->txbd[i].cbd_datlen = 0; /* Reset */
299 rtx->txbd[i].cbd_bufaddr = (uint) (&txbuf[0]);
300 }
301 rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
302
303 /* Set receive and transmit descriptor base
304 */
305 fecp->fec_r_des_start = (unsigned int) (&rtx->rxbd[0]);
306 fecp->fec_x_des_start = (unsigned int) (&rtx->txbd[0]);
307
308 /* Enable MII mode
309 */
310#if 0 /* Full duplex mode */
311 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE;
312 fecp->fec_x_cntrl = FEC_TCNTRL_FDEN;
313#else /* Half duplex mode */
314 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE | FEC_RCNTRL_DRT;
Zachary P. Landaueacbd312006-01-26 17:35:56 -0500315#ifdef CONFIG_M5271
316 fecp->fec_r_cntrl |= (PKT_MAXBUF_SIZE << 16); /* set max frame length */
317#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000318 fecp->fec_x_cntrl = 0;
319#endif
320 /* Set MII speed */
321 fecp->fec_mii_speed = 0x0e;
322
323 /* Configure port B for MII.
324 */
325 /* port initialization was already made in cpu_init_f() */
326
327 /* Now enable the transmit and receive processing
328 */
329 fecp->fec_ecntrl = FEC_ECNTRL_ETHER_EN;
330
331#ifdef CFG_DISCOVER_PHY
332 /* wait for the PHY to wake up after reset */
333 mii_discover_phy ();
334#endif
335
336 /* And last, try to fill Rx Buffer Descriptors */
337 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
338
339 return 1;
340}
341
342void eth_halt (void)
343{
344 volatile fec_t *fecp = (fec_t *) FEC_ADDR;
345
346 fecp->fec_ecntrl = 0;
347}
348
349
350#if defined(CFG_DISCOVER_PHY) || (CONFIG_COMMANDS & CFG_CMD_MII)
351
352static int phyaddr = -1; /* didn't find a PHY yet */
353static uint phytype;
354
355/* Make MII read/write commands for the FEC.
356*/
357
358#define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | \
359 (REG & 0x1f) << 18))
360
361#define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | \
362 (REG & 0x1f) << 18) | \
363 (VAL & 0xffff))
364
365/* Interrupt events/masks.
366*/
367#define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
368#define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
369#define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
370#define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
371#define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
372#define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
373#define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
374#define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
375#define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
376#define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
377
378/* PHY identification
379 */
380#define PHY_ID_LXT970 0x78100000 /* LXT970 */
381#define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
382#define PHY_ID_82555 0x02a80150 /* Intel 82555 */
383#define PHY_ID_QS6612 0x01814400 /* QS6612 */
384#define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
385#define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
386#define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
387
388/* send command to phy using mii, wait for result */
389static uint mii_send (uint mii_cmd)
390{
391 uint mii_reply;
392 volatile fec_t *ep = (fec_t *) (FEC_ADDR);
393
394 ep->fec_mii_data = mii_cmd; /* command to phy */
395
396 /* wait for mii complete */
397 while (!(ep->fec_ievent & FEC_ENET_MII)); /* spin until done */
398 mii_reply = ep->fec_mii_data; /* result from phy */
399 ep->fec_ievent = FEC_ENET_MII; /* clear MII complete */
400#ifdef ET_DEBUG
401 printf ("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
402 __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
403#endif
404 return (mii_reply & 0xffff); /* data read from phy */
405}
406#endif /* CFG_DISCOVER_PHY || (CONFIG_COMMANDS & CFG_CMD_MII) */
407
408#if defined(CFG_DISCOVER_PHY)
409static void mii_discover_phy (void)
410{
411#define MAX_PHY_PASSES 11
412 uint phyno;
413 int pass;
414
415 phyaddr = -1; /* didn't find a PHY yet */
416 for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
417 if (pass > 1) {
418 /* PHY may need more time to recover from reset.
419 * The LXT970 needs 50ms typical, no maximum is
420 * specified, so wait 10ms before try again.
421 * With 11 passes this gives it 100ms to wake up.
422 */
423 udelay (10000); /* wait 10ms */
424 }
425 for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
426 phytype = mii_send (mk_mii_read (phyno, PHY_PHYIDR1));
427#ifdef ET_DEBUG
428 printf ("PHY type 0x%x pass %d type ", phytype, pass);
429#endif
430 if (phytype != 0xffff) {
431 phyaddr = phyno;
432 phytype <<= 16;
433 phytype |= mii_send (mk_mii_read (phyno,
434 PHY_PHYIDR2));
435
436#ifdef ET_DEBUG
437 printf ("PHY @ 0x%x pass %d type ", phyno,
438 pass);
439 switch (phytype & 0xfffffff0) {
440 case PHY_ID_LXT970:
441 printf ("LXT970\n");
442 break;
443 case PHY_ID_LXT971:
444 printf ("LXT971\n");
445 break;
446 case PHY_ID_82555:
447 printf ("82555\n");
448 break;
449 case PHY_ID_QS6612:
450 printf ("QS6612\n");
451 break;
452 case PHY_ID_AMD79C784:
453 printf ("AMD79C784\n");
454 break;
455 case PHY_ID_LSI80225B:
456 printf ("LSI L80225/B\n");
457 break;
458 default:
459 printf ("0x%08x\n", phytype);
460 break;
461 }
462#endif
463 }
464 }
465 }
466 if (phyaddr < 0) {
467 printf ("No PHY device found.\n");
468 }
469}
470#endif /* CFG_DISCOVER_PHY */
471
472#if (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII)
473
474static int mii_init_done = 0;
475
476/****************************************************************************
477 * mii_init -- Initialize the MII for MII command without ethernet
478 * This function is a subset of eth_init
479 ****************************************************************************
480 */
481void mii_init (void)
482{
483 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
484
485 int i;
486
487 if (mii_init_done != 0) {
488 return;
489 }
490
491 /* Whack a reset.
492 * A delay is required between a reset of the FEC block and
493 * initialization of other FEC registers because the reset takes
494 * some time to complete. If you don't delay, subsequent writes
495 * to FEC registers might get killed by the reset routine which is
496 * still in progress.
497 */
498
499 fecp->fec_ecntrl = FEC_ECNTRL_RESET;
500 for (i = 0;
501 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
502 ++i) {
503 udelay (1);
504 }
505 if (i == FEC_RESET_DELAY) {
506 printf ("FEC_RESET_DELAY timeout\n");
507 return;
508 }
509
510 /* We use strictly polling mode only
511 */
512 fecp->fec_imask = 0;
513
514 /* Clear any pending interrupt
515 */
516 fecp->fec_ievent = 0xffffffff;
517
518 /* Set MII speed */
519 fecp->fec_mii_speed = 0x0e;
520
521 /* Configure port B for MII.
522 */
523 /* port initialization was already made in cpu_init_f() */
524
525 /* Now enable the transmit and receive processing */
526 fecp->fec_ecntrl = FEC_ECNTRL_ETHER_EN;
527
528 mii_init_done = 1;
529}
530
531/*****************************************************************************
532 * Read and write a MII PHY register, routines used by MII Utilities
533 *
534 * FIXME: These routines are expected to return 0 on success, but mii_send
535 * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
536 * no PHY connected...
537 * For now always return 0.
538 * FIXME: These routines only work after calling eth_init() at least once!
539 * Otherwise they hang in mii_send() !!! Sorry!
540 *****************************************************************************/
541
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200542int mcf52x2_miiphy_read (char *devname, unsigned char addr,
543 unsigned char reg, unsigned short *value)
wdenkbf9e3b32004-02-12 00:47:09 +0000544{
545 short rdreg; /* register working value */
546
547#ifdef MII_DEBUG
548 printf ("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
549#endif
550 rdreg = mii_send (mk_mii_read (addr, reg));
551
552 *value = rdreg;
553
554#ifdef MII_DEBUG
555 printf ("0x%04x\n", *value);
556#endif
557
558 return 0;
559}
560
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200561int mcf52x2_miiphy_write (char *devname, unsigned char addr,
562 unsigned char reg, unsigned short value)
wdenkbf9e3b32004-02-12 00:47:09 +0000563{
564 short rdreg; /* register working value */
565
566#ifdef MII_DEBUG
567 printf ("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
568#endif
569
570 rdreg = mii_send (mk_mii_write (addr, reg, value));
571
572#ifdef MII_DEBUG
573 printf ("0x%04x\n", value);
574#endif
575
576 return 0;
577}
578#endif /* (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII) */
wdenkbf9e3b32004-02-12 00:47:09 +0000579#endif /* CFG_CMD_NET, FEC_ENET */
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200580
581int mcf52x2_miiphy_initialize(bd_t *bis)
582{
583#if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(FEC_ENET)
584#if (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII)
585 miiphy_register("mcf52x2phy", mcf52x2_miiphy_read, mcf52x2_miiphy_write);
586#endif
587#endif
588 return 0;
589}