blob: 794d045d377069464a9dbd2865d279bc30e9fb4e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Scott Wood96b8a052007-04-16 14:54:15 -05002/*
Scott Woode8d3ca82010-08-30 18:04:52 -05003 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05004 */
5/*
6 * mpc8313epb board configuration file
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050016#define CONFIG_MPC831x 1
Scott Wood96b8a052007-04-16 14:54:15 -050017#define CONFIG_MPC8313 1
18#define CONFIG_MPC8313ERDB 1
19
Scott Wood22f44422012-12-06 13:33:18 +000020#ifdef CONFIG_NAND
Scott Wood22f44422012-12-06 13:33:18 +000021#define CONFIG_SPL_INIT_MINIMAL
Scott Wood22f44422012-12-06 13:33:18 +000022#define CONFIG_SPL_FLUSH_IMAGE
23#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
24#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
25
26#ifdef CONFIG_SPL_BUILD
27#define CONFIG_NS16550_MIN_FUNCTIONS
28#endif
29
Scott Wood22f44422012-12-06 13:33:18 +000030#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
31#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeau6113d3f2013-04-11 09:35:49 +000032#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood22f44422012-12-06 13:33:18 +000033
Scott Woodf1c574d2010-11-24 13:28:40 +000034#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
35#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
36#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
37#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
38#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
39#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
40
Scott Wood22f44422012-12-06 13:33:18 +000041#ifdef CONFIG_SPL_BUILD
Scott Woodf1c574d2010-11-24 13:28:40 +000042#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood22f44422012-12-06 13:33:18 +000043#endif
44
45#endif /* CONFIG_NAND */
Scott Woodf1c574d2010-11-24 13:28:40 +000046
Scott Woodf1c574d2010-11-24 13:28:40 +000047#ifndef CONFIG_SYS_MONITOR_BASE
48#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
49#endif
50
Gabor Juhos842033e2013-05-30 07:06:12 +000051#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce0914f482010-06-17 11:37:18 -050052#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050053
Timur Tabi89c77842008-02-08 13:15:55 -060054#define CONFIG_MISC_INIT_R
55
56/*
57 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050058 *
59 * TSEC1 is VSC switch
60 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060061 */
62#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050063#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#ifdef CONFIG_SYS_66MHZ
Kim Phillips5c5d3242007-04-25 12:34:38 -050066#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#elif defined(CONFIG_SYS_33MHZ)
Kim Phillips5c5d3242007-04-25 12:34:38 -050068#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood96b8a052007-04-16 14:54:15 -050069#else
70#error Unknown oscillator frequency.
71#endif
72
73#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050076
Scott Wood22f44422012-12-06 13:33:18 +000077#if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050079#endif
80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_MEMTEST_START 0x00001000
82#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050083
84/* Early revs of this board will lock up hard when attempting
85 * to access the PMC registers, unless a JTAG debugger is
86 * connected, or some resistor modifications are made.
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -050089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
91#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -050092
93/*
Timur Tabi89c77842008-02-08 13:15:55 -060094 * Device configurations
95 */
96
97/* Vitesse 7385 */
98
99#ifdef CONFIG_VSC7385_ENET
100
York Sun4ce1e232008-05-15 15:26:27 -0500101#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -0600102
103/* The flash address and size of the VSC7385 firmware image */
104#define CONFIG_VSC7385_IMAGE 0xFE7FE000
105#define CONFIG_VSC7385_IMAGE_SIZE 8192
106
107#endif
108
109/*
Scott Wood96b8a052007-04-16 14:54:15 -0500110 * DDR Setup
111 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500112#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
114#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -0500115
116/*
117 * Manually set up DDR parameters, as this board does not
118 * seem to have the SPD connected to I2C.
119 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500120#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500121#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500122 | CSCONFIG_ODT_RD_NEVER \
123 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500124 | CSCONFIG_ROW_BIT_13 \
125 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530126 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500129#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
130 | (0 << TIMING_CFG0_WRT_SHIFT) \
131 | (0 << TIMING_CFG0_RRT_SHIFT) \
132 | (0 << TIMING_CFG0_WWT_SHIFT) \
133 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
134 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
135 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
136 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500137 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500138#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
139 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
140 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
141 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
142 | (10 << TIMING_CFG1_REFREC_SHIFT) \
143 | (3 << TIMING_CFG1_WRREC_SHIFT) \
144 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
145 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530146 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500147#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
148 | (5 << TIMING_CFG2_CPO_SHIFT) \
149 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
150 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
151 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
152 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
153 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530154 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500155#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
156 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530157 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500158#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500159#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500160 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500161 | SDRAM_CFG_DBW_32 \
162 | SDRAM_CFG_2T_EN)
163 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500164#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500165#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500166 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500167 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500168 /* 0x43080000 */
169#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500171/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500172#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
173 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530174 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500175#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500178 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500179#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500180 | DDRCDR_PZ_NOMZ \
181 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500182 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500183
184/*
185 * FLASH on the Local Bus
186 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500187#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
188#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500190#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
191#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
192#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
193#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood96b8a052007-04-16 14:54:15 -0500194
Joe Hershberger261c07b2011-10-11 23:57:10 -0500195#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500196 | BR_PS_16 /* 16 bit port */ \
197 | BR_MS_GPCM /* MSEL = GPCM */ \
198 | BR_V) /* valid */
199#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500200 | OR_GPCM_XACS \
201 | OR_GPCM_SCY_9 \
202 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500203 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500204 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500205 /* window base at flash base */
206#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500207 /* 16 MB window size */
208#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood96b8a052007-04-16 14:54:15 -0500209
Joe Hershberger261c07b2011-10-11 23:57:10 -0500210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500215
Joe Hershberger261c07b2011-10-11 23:57:10 -0500216#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood22f44422012-12-06 13:33:18 +0000217 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500219#endif
220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500222#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
223#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500224
Joe Hershberger261c07b2011-10-11 23:57:10 -0500225#define CONFIG_SYS_GBL_DATA_OFFSET \
226 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800230#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500231#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500232
233/*
234 * Local Bus LCRR and LBCR regs
235 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500236#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
237#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500238#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
239 | (0xFF << LBCR_BMT_SHIFT) \
240 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500241
Joe Hershberger261c07b2011-10-11 23:57:10 -0500242 /* LB refresh timer prescal, 266MHz/32 */
243#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500244
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100245/* drivers/mtd/nand/nand.c */
Scott Wood22f44422012-12-06 13:33:18 +0000246#if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500248#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500250#endif
251
Scott Woode8d3ca82010-08-30 18:04:52 -0500252#define CONFIG_MTD_DEVICE
253#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodacdab5c2008-06-26 14:06:52 -0500256#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500258#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500259
Joe Hershberger261c07b2011-10-11 23:57:10 -0500260#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500261 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500262 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200263 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500264 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500265#define CONFIG_SYS_NAND_OR_PRELIM \
266 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500267 | OR_FCM_CSCT \
268 | OR_FCM_CST \
269 | OR_FCM_CHT \
270 | OR_FCM_SCY_1 \
271 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500272 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500273 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500274
Scott Wood22f44422012-12-06 13:33:18 +0000275#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
277#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
278#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
279#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500280#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
282#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
283#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
284#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500285#endif
286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500288#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500289
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
291#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500292
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500293/* local bus write LED / read status buffer (BCSR) mapping */
294#define CONFIG_SYS_BCSR_ADDR 0xFA000000
295#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
296 /* map at 0xFA000000 on LCS3 */
297#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
298 | BR_PS_8 /* 8 bit port */ \
299 | BR_MS_GPCM /* MSEL = GPCM */ \
300 | BR_V) /* valid */
301 /* 0xFA000801 */
302#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
303 | OR_GPCM_CSNT \
304 | OR_GPCM_ACS_DIV2 \
305 | OR_GPCM_XACS \
306 | OR_GPCM_SCY_15 \
307 | OR_GPCM_TRLX_SET \
308 | OR_GPCM_EHTR_SET \
309 | OR_GPCM_EAD)
310 /* 0xFFFF8FF7 */
311#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
312#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500313
Timur Tabi89c77842008-02-08 13:15:55 -0600314/* Vitesse 7385 */
315
Timur Tabi89c77842008-02-08 13:15:55 -0600316#ifdef CONFIG_VSC7385_ENET
317
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500318 /* VSC7385 Base address on LCS2 */
319#define CONFIG_SYS_VSC7385_BASE 0xF0000000
320#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
321
322#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
323 | BR_PS_8 /* 8 bit port */ \
324 | BR_MS_GPCM /* MSEL = GPCM */ \
325 | BR_V) /* valid */
326#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
327 | OR_GPCM_CSNT \
328 | OR_GPCM_XACS \
329 | OR_GPCM_SCY_15 \
330 | OR_GPCM_SETA \
331 | OR_GPCM_TRLX_SET \
332 | OR_GPCM_EHTR_SET \
333 | OR_GPCM_EAD)
334 /* 0xFFFE09FF */
335
Joe Hershberger261c07b2011-10-11 23:57:10 -0500336 /* Access window base at VSC7385 base */
337#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500338#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi89c77842008-02-08 13:15:55 -0600339
340#endif
341
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600342#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600343
Scott Wood96b8a052007-04-16 14:54:15 -0500344/*
345 * Serial Port
346 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_NS16550_SERIAL
348#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500349
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500351 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
354#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500355
Scott Wood96b8a052007-04-16 14:54:15 -0500356/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200357#define CONFIG_SYS_I2C
358#define CONFIG_SYS_I2C_FSL
359#define CONFIG_SYS_FSL_I2C_SPEED 400000
360#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
361#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
362#define CONFIG_SYS_FSL_I2C2_SPEED 400000
363#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
364#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
365#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood96b8a052007-04-16 14:54:15 -0500366
Scott Wood96b8a052007-04-16 14:54:15 -0500367/*
368 * General PCI
369 * Addresses are mapped 1-1.
370 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
372#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
373#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
374#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
375#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
376#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
377#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
378#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
379#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500382
383/*
Timur Tabi89c77842008-02-08 13:15:55 -0600384 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500385 */
Scott Wood96b8a052007-04-16 14:54:15 -0500386
Timur Tabi89c77842008-02-08 13:15:55 -0600387#define CONFIG_GMII /* MII PHY management */
388
389#ifdef CONFIG_TSEC1
390#define CONFIG_HAS_ETH0
391#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600393#define TSEC1_PHY_ADDR 0x1c
394#define TSEC1_FLAGS TSEC_GIGABIT
395#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500396#endif
397
Timur Tabi89c77842008-02-08 13:15:55 -0600398#ifdef CONFIG_TSEC2
399#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500400#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600402#define TSEC2_PHY_ADDR 4
403#define TSEC2_FLAGS TSEC_GIGABIT
404#define TSEC2_PHYIDX 0
405#endif
406
Scott Wood96b8a052007-04-16 14:54:15 -0500407/* Options are: TSEC[0-1] */
408#define CONFIG_ETHPRIME "TSEC1"
409
410/*
411 * Configure on-board RTC
412 */
413#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500415
416/*
417 * Environment
418 */
Scott Wood22f44422012-12-06 13:33:18 +0000419#if defined(CONFIG_NAND)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200420 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200422 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
423 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
424 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500425 #define CONFIG_ENV_OFFSET_REDUND \
426 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#elif !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500428 #define CONFIG_ENV_ADDR \
429 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200430 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
431 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500432
433/* Address and size of Redundant Environment Sector */
434#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200436 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500437#endif
438
439#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500441
Jon Loeliger8ea54992007-07-04 22:30:06 -0500442/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500443 * BOOTP options
444 */
445#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500446
Jon Loeliger079a1362007-07-10 10:12:10 -0500447/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500448 * Command line configuration.
449 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500450
Scott Wood96b8a052007-04-16 14:54:15 -0500451/*
452 * Miscellaneous configurable options
453 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200455#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500456
Joe Hershberger261c07b2011-10-11 23:57:10 -0500457 /* Boot Argument Buffer Size */
458#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood96b8a052007-04-16 14:54:15 -0500459
460/*
461 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700462 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500463 * the maximum mapped by the Linux kernel during initialization.
464 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500465 /* Initial Memory map for Linux*/
466#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800467#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood96b8a052007-04-16 14:54:15 -0500468
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500470
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200471#ifdef CONFIG_SYS_66MHZ
Scott Wood96b8a052007-04-16 14:54:15 -0500472
473/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
474/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500476 0x20000000 /* reserved, must be set */ |\
477 HRCWL_DDRCM |\
478 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
479 HRCWL_DDR_TO_SCB_CLK_2X1 |\
480 HRCWL_CSB_TO_CLKIN_2X1 |\
481 HRCWL_CORE_TO_CSB_2X1)
482
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woode4c09502008-06-30 14:13:28 -0500484
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#elif defined(CONFIG_SYS_33MHZ)
Scott Wood96b8a052007-04-16 14:54:15 -0500486
487/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
488/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500490 0x20000000 /* reserved, must be set */ |\
491 HRCWL_DDRCM |\
492 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
493 HRCWL_DDR_TO_SCB_CLK_2X1 |\
494 HRCWL_CSB_TO_CLKIN_5X1 |\
495 HRCWL_CORE_TO_CSB_2X1)
496
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200497#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woode4c09502008-06-30 14:13:28 -0500498
Scott Wood96b8a052007-04-16 14:54:15 -0500499#endif
500
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200501#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood96b8a052007-04-16 14:54:15 -0500502 HRCWH_PCI_HOST |\
503 HRCWH_PCI1_ARBITER_ENABLE |\
504 HRCWH_CORE_ENABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500505 HRCWH_BOOTSEQ_DISABLE |\
506 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500507 HRCWH_TSEC1M_IN_RGMII |\
508 HRCWH_TSEC2M_IN_RGMII |\
Scott Woode4c09502008-06-30 14:13:28 -0500509 HRCWH_BIG_ENDIAN)
510
Scott Wood22f44422012-12-06 13:33:18 +0000511#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200512#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200513 HRCWH_FROM_0XFFF00100 |\
514 HRCWH_ROM_LOC_NAND_SP_8BIT |\
515 HRCWH_RL_EXT_NAND)
Scott Woode4c09502008-06-30 14:13:28 -0500516#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200518 HRCWH_FROM_0X00000100 |\
519 HRCWH_ROM_LOC_LOCAL_16BIT |\
520 HRCWH_RL_EXT_LEGACY)
Scott Woode4c09502008-06-30 14:13:28 -0500521#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500522
523/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600525 /* Enable Internal USB Phy and GPIO on LCD Connector */
526#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood96b8a052007-04-16 14:54:15 -0500527
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200528#define CONFIG_SYS_HID0_INIT 0x000000000
529#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500530 HID0_ENABLE_INSTRUCTION_CACHE | \
531 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500532
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200533#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500534
Becky Bruce31d82672008-05-08 19:02:12 -0500535#define CONFIG_HIGH_BATS 1 /* High BATs supported */
536
Scott Wood96b8a052007-04-16 14:54:15 -0500537/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500538#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500539#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
540 | BATU_BL_256M \
541 | BATU_VS \
542 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500543
544/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500545#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500546#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
547 | BATU_BL_256M \
548 | BATU_VS \
549 | BATU_VP)
550#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500551 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500552 | BATL_CACHEINHIBIT \
553 | BATL_GUARDEDSTORAGE)
554#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
555 | BATU_BL_256M \
556 | BATU_VS \
557 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500558
559/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200560#define CONFIG_SYS_IBAT3L (0)
561#define CONFIG_SYS_IBAT3U (0)
562#define CONFIG_SYS_IBAT4L (0)
563#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500564
565/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500566#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500567 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500568 | BATL_CACHEINHIBIT \
569 | BATL_GUARDEDSTORAGE)
570#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
571 | BATU_BL_256M \
572 | BATU_VS \
573 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500574
575/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500576#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200577#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500578
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#define CONFIG_SYS_IBAT7L (0)
580#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500581
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
583#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
584#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
585#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
586#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
587#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
588#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
589#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
590#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
591#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
592#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
593#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
594#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
595#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
596#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
597#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500598
599/*
Scott Wood96b8a052007-04-16 14:54:15 -0500600 * Environment Configuration
601 */
602#define CONFIG_ENV_OVERWRITE
603
Joe Hershberger261c07b2011-10-11 23:57:10 -0500604#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500605
Mario Six5bc05432018-03-28 14:38:20 +0200606#define CONFIG_HOSTNAME "mpc8313erdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000607#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000608#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500609 /* U-Boot image on TFTP server */
610#define CONFIG_UBOOTPATH "u-boot.bin"
611#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500612
Joe Hershberger261c07b2011-10-11 23:57:10 -0500613 /* default location for tftp and bootm */
614#define CONFIG_LOADADDR 800000
Scott Wood96b8a052007-04-16 14:54:15 -0500615
Scott Wood96b8a052007-04-16 14:54:15 -0500616#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500617 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500618 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500619 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200620 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200621 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
622 " +$filesize; " \
623 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
624 " +$filesize; " \
625 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
626 " $filesize; " \
627 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
628 " +$filesize; " \
629 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
630 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500631 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500632 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500633 "console=ttyS0\0" \
634 "setbootargs=setenv bootargs " \
635 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200636 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500637 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
638 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500639 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
640
641#define CONFIG_NFSBOOTCOMMAND \
642 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200643 "run setbootargs;" \
644 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500645 "tftp $loadaddr $bootfile;" \
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr - $fdtaddr"
648
649#define CONFIG_RAMBOOTCOMMAND \
650 "setenv rootdev /dev/ram;" \
651 "run setbootargs;" \
652 "tftp $ramdiskaddr $ramdiskfile;" \
653 "tftp $loadaddr $bootfile;" \
654 "tftp $fdtaddr $fdtfile;" \
655 "bootm $loadaddr $ramdiskaddr $fdtaddr"
656
Scott Wood96b8a052007-04-16 14:54:15 -0500657#endif /* __CONFIG_H */