blob: 82860bbaa88849b541c9b0efad49d551e8458250 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk5da627a2003-10-09 20:09:04 +00002/*
3 * (C) Copyright 2003
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk5da627a2003-10-09 20:09:04 +00005 */
6
7/*
8 * This file contains the configuration parameters for the dbau1x00 board.
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090014#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
wdenk5da627a2003-10-09 20:09:04 +000015
wdenka2663ea2003-12-07 18:32:37 +000016#ifdef CONFIG_DBAU1000
wdenk5da627a2003-10-09 20:09:04 +000017/* Also known as Merlot */
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090018#define CONFIG_SOC_AU1000 1
wdenka2663ea2003-12-07 18:32:37 +000019#else
20#ifdef CONFIG_DBAU1100
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090021#define CONFIG_SOC_AU1100 1
wdenka2663ea2003-12-07 18:32:37 +000022#else
23#ifdef CONFIG_DBAU1500
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090024#define CONFIG_SOC_AU1500 1
wdenkd4ca31c2004-01-02 14:00:00 +000025#else
wdenkff36fd82005-01-09 22:28:56 +000026#ifdef CONFIG_DBAU1550
27/* Cabernet */
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090028#define CONFIG_SOC_AU1550 1
wdenkff36fd82005-01-09 22:28:56 +000029#else
wdenka2663ea2003-12-07 18:32:37 +000030#error "No valid board set"
31#endif
32#endif
33#endif
wdenkff36fd82005-01-09 22:28:56 +000034#endif
wdenk5da627a2003-10-09 20:09:04 +000035
wdenk5da627a2003-10-09 20:09:04 +000036/* valid baudrates */
wdenk5da627a2003-10-09 20:09:04 +000037
38#define CONFIG_TIMESTAMP /* Print image info with timestamp */
wdenk5da627a2003-10-09 20:09:04 +000039
40#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010041 "addmisc=setenv bootargs ${bootargs} " \
42 "console=ttyS0,${baudrate} " \
wdenk5da627a2003-10-09 20:09:04 +000043 "panic=1\0" \
44 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010045 "load=tftp 80500000 ${u-boot}\0" \
wdenk5da627a2003-10-09 20:09:04 +000046 ""
wdenkff36fd82005-01-09 22:28:56 +000047
48#ifdef CONFIG_DBAU1550
49/* Boot from flash by default, revert to bootp */
50#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
wdenkff36fd82005-01-09 22:28:56 +000051#else /* CONFIG_DBAU1550 */
Heiko Schocherad882972006-04-11 14:53:29 +020052#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenkff36fd82005-01-09 22:28:56 +000053#endif /* CONFIG_DBAU1550 */
54
Jon Loeligerab999ba2007-07-04 22:32:03 -050055/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050056 * BOOTP options
57 */
58#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger80ff4f92007-07-10 09:29:01 -050059
Jon Loeliger80ff4f92007-07-10 09:29:01 -050060/*
Jon Loeligerab999ba2007-07-04 22:32:03 -050061 * Command line configuration.
62 */
Jon Loeligerab999ba2007-07-04 22:32:03 -050063
wdenk5da627a2003-10-09 20:09:04 +000064/*
65 * Miscellaneous configurable options
66 */
wdenkff36fd82005-01-09 22:28:56 +000067
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_MALLOC_LEN 128*1024
wdenk5da627a2003-10-09 20:09:04 +000069
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
wdenk5da627a2003-10-09 20:09:04 +000071
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_MHZ 396
wdenkff36fd82005-01-09 22:28:56 +000073
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#if (CONFIG_SYS_MHZ % 12) != 0
wdenkff36fd82005-01-09 22:28:56 +000075#error "Invalid CPU frequency - must be multiple of 12!"
76#endif
77
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashia55d4812008-06-05 22:29:00 +090079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
wdenk5da627a2003-10-09 20:09:04 +000081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
wdenk5da627a2003-10-09 20:09:04 +000083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_MEMTEST_START 0x80100000
85#define CONFIG_SYS_MEMTEST_END 0x80800000
wdenk5da627a2003-10-09 20:09:04 +000086
87/*-----------------------------------------------------------------------
88 * FLASH and environment organization
89 */
wdenkff36fd82005-01-09 22:28:56 +000090#ifdef CONFIG_DBAU1550
91
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
93#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
wdenkff36fd82005-01-09 22:28:56 +000094
95#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
96#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
97
wdenkff36fd82005-01-09 22:28:56 +000098#else /* CONFIG_DBAU1550 */
99
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
101#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
wdenk5da627a2003-10-09 20:09:04 +0000102
103#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
104#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
105
wdenkff36fd82005-01-09 22:28:56 +0000106#endif /* CONFIG_DBAU1550 */
107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
Heiko Schocherad882972006-04-11 14:53:29 +0200109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200111#define CONFIG_FLASH_CFI_DRIVER 1
wdenkff36fd82005-01-09 22:28:56 +0000112
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200113#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_MONITOR_LEN (192 << 10)
wdenk5da627a2003-10-09 20:09:04 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
wdenk5da627a2003-10-09 20:09:04 +0000117
118/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
wdenk5da627a2003-10-09 20:09:04 +0000120
121/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
123#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk5da627a2003-10-09 20:09:04 +0000124
wdenk5da627a2003-10-09 20:09:04 +0000125/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200126#define CONFIG_ENV_ADDR 0xB0030000
127#define CONFIG_ENV_SIZE 0x10000
wdenk5da627a2003-10-09 20:09:04 +0000128
129#define CONFIG_FLASH_16BIT
130
131#define CONFIG_NR_DRAM_BANKS 2
132
wdenkff36fd82005-01-09 22:28:56 +0000133#ifdef CONFIG_DBAU1550
134#define MEM_SIZE 192
135#else
136#define MEM_SIZE 64
137#endif
138
wdenk5da627a2003-10-09 20:09:04 +0000139#define CONFIG_MEMSIZE_IN_BYTES
140
wdenkff36fd82005-01-09 22:28:56 +0000141#ifndef CONFIG_DBAU1550
wdenk5da627a2003-10-09 20:09:04 +0000142/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
144#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
wdenk5da627a2003-10-09 20:09:04 +0000145#define CONFIG_PCMCIA_SLOT_A
146
147#define CONFIG_ATAPI 1
wdenk5da627a2003-10-09 20:09:04 +0000148
149/* We run CF in "true ide" mode or a harddrive via pcmcia */
150#define CONFIG_IDE_PCMCIA 1
151
152/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
154#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk5da627a2003-10-09 20:09:04 +0000155
wdenk5da627a2003-10-09 20:09:04 +0000156#undef CONFIG_IDE_RESET /* reset for ide not supported */
157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk5da627a2003-10-09 20:09:04 +0000159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk5da627a2003-10-09 20:09:04 +0000161
wdenkd4ca31c2004-01-02 14:00:00 +0000162/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_ATA_DATA_OFFSET 8
wdenk5da627a2003-10-09 20:09:04 +0000164
165/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_ATA_REG_OFFSET 0
wdenk5da627a2003-10-09 20:09:04 +0000167
168/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkff36fd82005-01-09 22:28:56 +0000170#endif /* CONFIG_DBAU1550 */
wdenk5da627a2003-10-09 20:09:04 +0000171
wdenk5da627a2003-10-09 20:09:04 +0000172#endif /* __CONFIG_H */