blob: d8e0d79c5744ea19fa0050e1a12e72bdbca7e299 [file] [log] [blame]
Rajan Vaja14723ed2019-02-15 04:45:32 -08001// SPDX-License-Identifier: GPL-2.0
Ibai Erkiaga1327d162019-09-27 12:51:41 +02002/*
3 * Xilinx Zynq MPSoC Firmware driver
4 *
5 * Copyright (C) 2018-2019 Xilinx, Inc.
6 */
Rajan Vaja14723ed2019-02-15 04:45:32 -08007
Ibai Erkiaga1327d162019-09-27 12:51:41 +02008#include <common.h>
Michal Simek380bd082021-11-18 13:00:02 +01009#include <cpu_func.h>
Rajan Vaja14723ed2019-02-15 04:45:32 -080010#include <dm.h>
Michal Simeke0283cb2022-02-07 10:27:37 +010011#include <dm/lists.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Michal Simek866225f2019-10-04 15:45:29 +020013#include <zynqmp_firmware.h>
Simon Glass90526e92020-05-10 11:39:56 -060014#include <asm/cache.h>
Simon Glass25a58182020-05-10 11:40:06 -060015#include <asm/ptrace.h>
Rajan Vaja14723ed2019-02-15 04:45:32 -080016
Ibai Erkiaga1327d162019-09-27 12:51:41 +020017#if defined(CONFIG_ZYNQMP_IPI)
18#include <mailbox.h>
19#include <asm/arch/sys_proto.h>
20
Ibai Erkiaga490f6272019-09-27 11:37:00 +010021#define PMUFW_PAYLOAD_ARG_CNT 8
22
Michal Simek4c86e082020-04-27 11:51:40 +020023#define XST_PM_NO_ACCESS 2002L
Michal Simek11c07712022-01-14 13:25:37 +010024#define XST_PM_ALREADY_CONFIGURED 2009L
Michal Simek4c86e082020-04-27 11:51:40 +020025
Ibai Erkiaga1327d162019-09-27 12:51:41 +020026struct zynqmp_power {
27 struct mbox_chan tx_chan;
28 struct mbox_chan rx_chan;
Stefan Herbrechtsmeierf851be12022-06-20 18:36:37 +020029} zynqmp_power = {};
Ibai Erkiaga1327d162019-09-27 12:51:41 +020030
Michal Simekc750c6d2022-01-14 13:25:35 +010031#define NODE_ID_LOCATION 5
32
33static unsigned int xpm_configobject[] = {
34 /**********************************************************************/
35 /* HEADER */
36 2, /* Number of remaining words in the header */
37 1, /* Number of sections included in config object */
38 PM_CONFIG_OBJECT_TYPE_OVERLAY, /* Type of Config object as overlay */
39 /**********************************************************************/
40 /* SLAVE SECTION */
41
42 PM_CONFIG_SLAVE_SECTION_ID, /* Section ID */
43 1, /* Number of slaves */
44
45 0, /* Node ID which will be changed below */
46 PM_SLAVE_FLAG_IS_SHAREABLE,
47 PM_CONFIG_IPI_PSU_CORTEXA53_0_MASK |
48 PM_CONFIG_IPI_PSU_CORTEXR5_0_MASK |
49 PM_CONFIG_IPI_PSU_CORTEXR5_1_MASK, /* IPI Mask */
50};
51
Michal Simekfac46bc2022-01-14 13:25:38 +010052static unsigned int xpm_configobject_close[] = {
53 /**********************************************************************/
54 /* HEADER */
55 2, /* Number of remaining words in the header */
56 1, /* Number of sections included in config object */
57 PM_CONFIG_OBJECT_TYPE_OVERLAY, /* Type of Config object as overlay */
58 /**********************************************************************/
59 /* SET CONFIG SECTION */
60 PM_CONFIG_SET_CONFIG_SECTION_ID,
61 0U, /* Loading permission to Overlay config object */
62};
63
64int zynqmp_pmufw_config_close(void)
65{
66 zynqmp_pmufw_load_config_object(xpm_configobject_close,
67 sizeof(xpm_configobject_close));
68 return 0;
69}
70
Michal Simekc750c6d2022-01-14 13:25:35 +010071int zynqmp_pmufw_node(u32 id)
72{
Ashok Reddy Soma2e40ab12022-07-22 02:46:55 -060073 static bool skip_config;
74 int ret;
75
76 if (skip_config)
77 return 0;
78
Michal Simekc750c6d2022-01-14 13:25:35 +010079 /* Record power domain id */
80 xpm_configobject[NODE_ID_LOCATION] = id;
81
Ashok Reddy Soma2e40ab12022-07-22 02:46:55 -060082 ret = zynqmp_pmufw_load_config_object(xpm_configobject,
83 sizeof(xpm_configobject));
84
85 if (ret && id == NODE_APU_0)
86 skip_config = true;
Michal Simekc750c6d2022-01-14 13:25:35 +010087
88 return 0;
89}
90
Stefan Herbrechtsmeierf851be12022-06-20 18:36:37 +020091static int do_pm_probe(void)
92{
93 struct udevice *dev;
94 int ret;
95
96 ret = uclass_get_device_by_driver(UCLASS_FIRMWARE,
97 DM_DRIVER_GET(zynqmp_power),
98 &dev);
99 if (ret)
100 debug("%s: Probing device failed: %d\n", __func__, ret);
101
102 return ret;
103}
104
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100105static int ipi_req(const u32 *req, size_t req_len, u32 *res, size_t res_maxlen)
106{
107 struct zynqmp_ipi_msg msg;
108 int ret;
Michal Simek53f5d162021-10-15 16:57:39 +0200109 u32 buffer[PAYLOAD_ARG_CNT];
110
111 if (!res)
112 res = buffer;
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100113
114 if (req_len > PMUFW_PAYLOAD_ARG_CNT ||
115 res_maxlen > PMUFW_PAYLOAD_ARG_CNT)
116 return -EINVAL;
117
Stefan Herbrechtsmeierf851be12022-06-20 18:36:37 +0200118 if (!(zynqmp_power.tx_chan.dev) || !(zynqmp_power.rx_chan.dev)) {
119 ret = do_pm_probe();
120 if (ret)
121 return ret;
122 }
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100123
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100124 debug("%s, Sending IPI message with ID: 0x%0x\n", __func__, req[0]);
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100125 msg.buf = (u32 *)req;
126 msg.len = req_len;
127 ret = mbox_send(&zynqmp_power.tx_chan, &msg);
128 if (ret) {
129 debug("%s: Sending message failed\n", __func__);
130 return ret;
131 }
132
133 msg.buf = res;
134 msg.len = res_maxlen;
135 ret = mbox_recv(&zynqmp_power.rx_chan, &msg, 100);
136 if (ret)
137 debug("%s: Receiving message failed\n", __func__);
138
139 return ret;
140}
141
142unsigned int zynqmp_firmware_version(void)
143{
144 int ret;
145 u32 ret_payload[PAYLOAD_ARG_CNT];
146 static u32 pm_api_version = ZYNQMP_PM_VERSION_INVALID;
147
148 /*
149 * Get PMU version only once and later
150 * just return stored values instead of
151 * asking PMUFW again.
152 **/
153 if (pm_api_version == ZYNQMP_PM_VERSION_INVALID) {
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100154
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100155 ret = xilinx_pm_request(PM_GET_API_VERSION, 0, 0, 0, 0,
156 ret_payload);
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100157 if (ret)
158 panic("PMUFW is not found - Please load it!\n");
159
160 pm_api_version = ret_payload[1];
161 if (pm_api_version < ZYNQMP_PM_VERSION)
162 panic("PMUFW version error. Expected: v%d.%d\n",
163 ZYNQMP_PM_VERSION_MAJOR, ZYNQMP_PM_VERSION_MINOR);
164 }
165
166 return pm_api_version;
167};
168
T Karthik Reddy7011efc2022-03-30 11:07:57 +0200169int zynqmp_pm_set_gem_config(u32 node, enum pm_gem_config_type config, u32 value)
170{
171 int ret;
172
173 ret = xilinx_pm_request(PM_IOCTL, node, IOCTL_SET_GEM_CONFIG,
174 config, value, NULL);
175 if (ret)
176 printf("%s: node %d: set_gem_config %d failed\n",
177 __func__, node, config);
178
179 return ret;
180}
181
Ashok Reddy Soma7d9ee462022-02-23 15:36:03 +0100182int zynqmp_pm_set_sd_config(u32 node, enum pm_sd_config_type config, u32 value)
183{
184 int ret;
185
186 ret = xilinx_pm_request(PM_IOCTL, node, IOCTL_SET_SD_CONFIG,
187 config, value, NULL);
188 if (ret)
189 printf("%s: node %d: set_sd_config %d failed\n",
190 __func__, node, config);
191
192 return ret;
193}
194
195int zynqmp_pm_is_function_supported(const u32 api_id, const u32 id)
196{
197 int ret;
198 u32 *bit_mask;
199 u32 ret_payload[PAYLOAD_ARG_CNT];
200
201 /* Input arguments validation */
202 if (id >= 64 || (api_id != PM_IOCTL && api_id != PM_QUERY_DATA))
203 return -EINVAL;
204
205 /* Check feature check API version */
206 ret = xilinx_pm_request(PM_FEATURE_CHECK, PM_FEATURE_CHECK, 0, 0, 0,
207 ret_payload);
208 if (ret)
209 return ret;
210
211 /* Check if feature check version 2 is supported or not */
212 if ((ret_payload[1] & FIRMWARE_VERSION_MASK) == PM_API_VERSION_2) {
213 /*
214 * Call feature check for IOCTL/QUERY API to get IOCTL ID or
215 * QUERY ID feature status.
216 */
217
218 ret = xilinx_pm_request(PM_FEATURE_CHECK, api_id, 0, 0, 0,
219 ret_payload);
220 if (ret)
221 return ret;
222
223 bit_mask = &ret_payload[2];
224 if ((bit_mask[(id / 32)] & BIT((id % 32))) == 0)
225 return -EOPNOTSUPP;
226 } else {
227 return -ENODATA;
228 }
229
230 return 0;
231}
232
Michal Simeka3e552b2019-09-27 14:20:00 +0200233/**
234 * Send a configuration object to the PMU firmware.
235 *
236 * @cfg_obj: Pointer to the configuration object
237 * @size: Size of @cfg_obj in bytes
238 */
Ashok Reddy Somac9f12ed2022-07-22 02:46:54 -0600239int zynqmp_pmufw_load_config_object(const void *cfg_obj, size_t size)
Michal Simeka3e552b2019-09-27 14:20:00 +0200240{
Michal Simeka3e552b2019-09-27 14:20:00 +0200241 int err;
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100242 u32 ret_payload[PAYLOAD_ARG_CNT];
Michal Simeka3e552b2019-09-27 14:20:00 +0200243
Michal Simek12662e72022-01-14 13:25:36 +0100244 if (IS_ENABLED(CONFIG_SPL_BUILD))
245 printf("Loading new PMUFW cfg obj (%ld bytes)\n", size);
Michal Simeka3e552b2019-09-27 14:20:00 +0200246
Michal Simek380bd082021-11-18 13:00:02 +0100247 flush_dcache_range((ulong)cfg_obj, (ulong)(cfg_obj + size));
248
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100249 err = xilinx_pm_request(PM_SET_CONFIGURATION, (u32)(u64)cfg_obj, 0, 0,
250 0, ret_payload);
Michal Simek4c86e082020-04-27 11:51:40 +0200251 if (err == XST_PM_NO_ACCESS) {
252 printf("PMUFW no permission to change config object\n");
Ashok Reddy Somac9f12ed2022-07-22 02:46:54 -0600253 return -EACCES;
Michal Simek4c86e082020-04-27 11:51:40 +0200254 }
255
Michal Simek11c07712022-01-14 13:25:37 +0100256 if (err == XST_PM_ALREADY_CONFIGURED) {
257 debug("PMUFW Node is already configured\n");
Ashok Reddy Somac9f12ed2022-07-22 02:46:54 -0600258 return -ENODEV;
Michal Simek11c07712022-01-14 13:25:37 +0100259 }
260
Michal Simeka3e552b2019-09-27 14:20:00 +0200261 if (err)
Michal Simek4c86e082020-04-27 11:51:40 +0200262 printf("Cannot load PMUFW configuration object (%d)\n", err);
263
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100264 if (ret_payload[0])
265 printf("PMUFW returned 0x%08x status!\n", ret_payload[0]);
Michal Simek4c86e082020-04-27 11:51:40 +0200266
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100267 if ((err || ret_payload[0]) && IS_ENABLED(CONFIG_SPL_BUILD))
Michal Simek4c86e082020-04-27 11:51:40 +0200268 panic("PMUFW config object loading failed in EL3\n");
Ashok Reddy Somac9f12ed2022-07-22 02:46:54 -0600269
270 return 0;
Michal Simeka3e552b2019-09-27 14:20:00 +0200271}
272
Ibai Erkiaga1327d162019-09-27 12:51:41 +0200273static int zynqmp_power_probe(struct udevice *dev)
274{
Michal Simek44dccd52019-10-10 11:26:16 +0200275 int ret;
Ibai Erkiaga1327d162019-09-27 12:51:41 +0200276
277 debug("%s, (dev=%p)\n", __func__, dev);
278
279 ret = mbox_get_by_name(dev, "tx", &zynqmp_power.tx_chan);
280 if (ret) {
Michal Simek44dccd52019-10-10 11:26:16 +0200281 debug("%s: Cannot find tx mailbox\n", __func__);
Ibai Erkiaga1327d162019-09-27 12:51:41 +0200282 return ret;
283 }
284
285 ret = mbox_get_by_name(dev, "rx", &zynqmp_power.rx_chan);
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100286 if (ret) {
Michal Simek44dccd52019-10-10 11:26:16 +0200287 debug("%s: Cannot find rx mailbox\n", __func__);
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100288 return ret;
289 }
Ibai Erkiaga1327d162019-09-27 12:51:41 +0200290
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100291 ret = zynqmp_firmware_version();
292 printf("PMUFW:\tv%d.%d\n",
293 ret >> ZYNQMP_PM_VERSION_MAJOR_SHIFT,
294 ret & ZYNQMP_PM_VERSION_MINOR_MASK);
295
Ashok Reddy Soma2e40ab12022-07-22 02:46:55 -0600296 if (IS_ENABLED(CONFIG_ARCH_ZYNQMP))
297 zynqmp_pmufw_node(NODE_APU_0);
298
Ibai Erkiaga490f6272019-09-27 11:37:00 +0100299 return 0;
Ibai Erkiaga1327d162019-09-27 12:51:41 +0200300};
301
302static const struct udevice_id zynqmp_power_ids[] = {
303 { .compatible = "xlnx,zynqmp-power" },
304 { }
305};
306
307U_BOOT_DRIVER(zynqmp_power) = {
308 .name = "zynqmp_power",
309 .id = UCLASS_FIRMWARE,
310 .of_match = zynqmp_power_ids,
311 .probe = zynqmp_power_probe,
312};
313#endif
314
Michal Simek40361952019-10-04 15:35:45 +0200315int __maybe_unused xilinx_pm_request(u32 api_id, u32 arg0, u32 arg1, u32 arg2,
316 u32 arg3, u32 *ret_payload)
Michal Simek866225f2019-10-04 15:45:29 +0200317{
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100318 debug("%s at EL%d, API ID: 0x%0x\n", __func__, current_el(), api_id);
Michal Simek866225f2019-10-04 15:45:29 +0200319
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100320 if (IS_ENABLED(CONFIG_SPL_BUILD) || current_el() == 3) {
321#if defined(CONFIG_ZYNQMP_IPI)
322 /*
323 * Use fixed payload and arg size as the EL2 call. The firmware
324 * is capable to handle PMUFW_PAYLOAD_ARG_CNT bytes but the
325 * firmware API is limited by the SMC call size
326 */
327 u32 regs[] = {api_id, arg0, arg1, arg2, arg3};
Michal Simekb05cc382021-10-15 16:57:38 +0200328 int ret;
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100329
Michal Simek56901282020-10-05 15:23:28 +0200330 if (api_id == PM_FPGA_LOAD) {
331 /* Swap addr_hi/low because of incompatibility */
332 u32 temp = regs[1];
333
334 regs[1] = regs[2];
335 regs[2] = temp;
336 }
337
Michal Simekb05cc382021-10-15 16:57:38 +0200338 ret = ipi_req(regs, PAYLOAD_ARG_CNT, ret_payload,
339 PAYLOAD_ARG_CNT);
340 if (ret)
341 return ret;
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100342#else
Michal Simek9bed8a62019-10-10 11:09:15 +0200343 return -EPERM;
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100344#endif
345 } else {
346 /*
347 * Added SIP service call Function Identifier
348 * Make sure to stay in x0 register
349 */
350 struct pt_regs regs;
351
352 regs.regs[0] = PM_SIP_SVC | api_id;
353 regs.regs[1] = ((u64)arg1 << 32) | arg0;
354 regs.regs[2] = ((u64)arg3 << 32) | arg2;
355
356 smc_call(&regs);
357
358 if (ret_payload) {
359 ret_payload[0] = (u32)regs.regs[0];
360 ret_payload[1] = upper_32_bits(regs.regs[0]);
361 ret_payload[2] = (u32)regs.regs[1];
362 ret_payload[3] = upper_32_bits(regs.regs[1]);
363 ret_payload[4] = (u32)regs.regs[2];
364 }
365
Michal Simek9bed8a62019-10-10 11:09:15 +0200366 }
Ibai Erkiaga2eabb6b2020-08-04 23:17:27 +0100367 return (ret_payload) ? ret_payload[0] : 0;
Michal Simek866225f2019-10-04 15:45:29 +0200368}
369
Rajan Vaja14723ed2019-02-15 04:45:32 -0800370static const struct udevice_id zynqmp_firmware_ids[] = {
371 { .compatible = "xlnx,zynqmp-firmware" },
Siva Durga Prasad Paladugu95105082019-06-23 12:24:57 +0530372 { .compatible = "xlnx,versal-firmware"},
Jay Buddhabhatti2a00cef2022-09-19 14:21:06 +0200373 { .compatible = "xlnx,versal-net-firmware"},
Rajan Vaja14723ed2019-02-15 04:45:32 -0800374 { }
375};
376
Michal Simeke0283cb2022-02-07 10:27:37 +0100377static int zynqmp_firmware_bind(struct udevice *dev)
378{
379 int ret;
380 struct udevice *child;
381
Michal Simekf307c682022-02-28 17:13:15 +0100382 if ((IS_ENABLED(CONFIG_SPL_BUILD) &&
383 IS_ENABLED(CONFIG_SPL_POWER_DOMAIN) &&
384 IS_ENABLED(CONFIG_ZYNQMP_POWER_DOMAIN)) ||
385 (!IS_ENABLED(CONFIG_SPL_BUILD) &&
386 IS_ENABLED(CONFIG_ZYNQMP_POWER_DOMAIN))) {
Michal Simeke0283cb2022-02-07 10:27:37 +0100387 ret = device_bind_driver_to_node(dev, "zynqmp_power_domain",
388 "zynqmp_power_domain",
389 dev_ofnode(dev), &child);
390 if (ret) {
391 printf("zynqmp power domain driver is not bound: %d\n", ret);
392 return ret;
393 }
394 }
395
396 return dm_scan_fdt_dev(dev);
397}
398
Rajan Vaja14723ed2019-02-15 04:45:32 -0800399U_BOOT_DRIVER(zynqmp_firmware) = {
400 .id = UCLASS_FIRMWARE,
Michal Simek6c0e59f2020-01-07 08:50:34 +0100401 .name = "zynqmp_firmware",
Rajan Vaja14723ed2019-02-15 04:45:32 -0800402 .of_match = zynqmp_firmware_ids,
Michal Simeke0283cb2022-02-07 10:27:37 +0100403 .bind = zynqmp_firmware_bind,
Rajan Vaja14723ed2019-02-15 04:45:32 -0800404};