Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 1 | /* |
| 2 | * U-boot - u-boot.lds.S |
| 3 | * |
| 4 | * Copyright (c) 2005-2008 Analog Device Inc. |
| 5 | * |
| 6 | * (C) Copyright 2000-2004 |
| 7 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
| 28 | #include <config.h> |
| 29 | #include <asm/blackfin.h> |
| 30 | #undef ALIGN |
| 31 | #undef ENTRY |
| 32 | #undef bfin |
| 33 | |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 34 | #ifndef LDS_BOARD_TEXT |
| 35 | # define LDS_BOARD_TEXT |
| 36 | #endif |
| 37 | |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 38 | /* If we don't actually load anything into L1 data, this will avoid |
| 39 | * a syntax error. If we do actually load something into L1 data, |
| 40 | * we'll get a linker memory load error (which is what we'd want). |
| 41 | * This is here in the first place so we can quickly test building |
| 42 | * for different CPU's which may lack non-cache L1 data. |
| 43 | */ |
| 44 | #ifndef L1_DATA_B_SRAM |
| 45 | # define L1_DATA_B_SRAM CONFIG_SYS_MONITOR_BASE |
| 46 | # define L1_DATA_B_SRAM_SIZE 0 |
| 47 | #endif |
| 48 | |
Mike Frysinger | f51e001 | 2009-07-23 16:26:58 -0400 | [diff] [blame] | 49 | /* The 0xC offset is so we don't clobber the tiny LDR jump block. */ |
| 50 | #ifdef CONFIG_BFIN_BOOTROM_USES_EVT1 |
| 51 | # define L1_CODE_ORIGIN L1_INST_SRAM |
| 52 | #else |
| 53 | # define L1_CODE_ORIGIN L1_INST_SRAM + 0xC |
| 54 | #endif |
| 55 | |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 56 | OUTPUT_ARCH(bfin) |
| 57 | |
| 58 | MEMORY |
| 59 | { |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 60 | #if CONFIG_MEM_SIZE |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 61 | ram : ORIGIN = CONFIG_SYS_MONITOR_BASE, LENGTH = CONFIG_SYS_MONITOR_LEN |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 62 | # define ram_code ram |
| 63 | # define ram_data ram |
| 64 | #else |
| 65 | # define ram_code l1_code |
| 66 | # define ram_data l1_data |
| 67 | #endif |
Mike Frysinger | f51e001 | 2009-07-23 16:26:58 -0400 | [diff] [blame] | 68 | l1_code : ORIGIN = L1_CODE_ORIGIN, LENGTH = L1_INST_SRAM_SIZE |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 69 | l1_data : ORIGIN = L1_DATA_B_SRAM, LENGTH = L1_DATA_B_SRAM_SIZE |
| 70 | } |
| 71 | |
| 72 | ENTRY(_start) |
| 73 | SECTIONS |
| 74 | { |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 75 | .text.pre : |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 76 | { |
| 77 | cpu/blackfin/start.o (.text .text.*) |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 78 | |
| 79 | LDS_BOARD_TEXT |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 80 | } >ram_code |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 81 | |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 82 | .text.init : |
| 83 | { |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 84 | cpu/blackfin/initcode.o (.text .text.*) |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 85 | } >ram_code |
| 86 | __initcode_lma = LOADADDR(.text.init); |
| 87 | __initcode_len = SIZEOF(.text.init); |
Mike Frysinger | 9ff67e5 | 2009-06-14 06:29:07 -0400 | [diff] [blame] | 88 | |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 89 | .text : |
| 90 | { |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 91 | *(.text .text.*) |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 92 | } >ram_code |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 93 | |
| 94 | .rodata : |
| 95 | { |
| 96 | . = ALIGN(4); |
Mike Frysinger | ed912d4 | 2010-01-15 04:47:06 -0500 | [diff] [blame^] | 97 | *(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*))) |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 98 | *(.eh_frame) |
| 99 | . = ALIGN(4); |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 100 | } >ram_data |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 101 | |
| 102 | .data : |
| 103 | { |
| 104 | . = ALIGN(256); |
| 105 | *(.data .data.*) |
| 106 | *(.data1) |
| 107 | *(.sdata) |
| 108 | *(.sdata2) |
| 109 | *(.dynamic) |
| 110 | CONSTRUCTORS |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 111 | } >ram_data |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 112 | |
| 113 | .u_boot_cmd : |
| 114 | { |
| 115 | ___u_boot_cmd_start = .; |
| 116 | *(.u_boot_cmd) |
| 117 | ___u_boot_cmd_end = .; |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 118 | } >ram_data |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 119 | |
| 120 | .text_l1 : |
| 121 | { |
| 122 | . = ALIGN(4); |
| 123 | __stext_l1 = .; |
| 124 | *(.l1.text) |
| 125 | . = ALIGN(4); |
| 126 | __etext_l1 = .; |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 127 | } >l1_code AT>ram_code |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 128 | __text_l1_lma = LOADADDR(.text_l1); |
| 129 | __text_l1_len = SIZEOF(.text_l1); |
| 130 | ASSERT (__text_l1_len <= L1_INST_SRAM_SIZE, "L1 text overflow!") |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 131 | |
| 132 | .data_l1 : |
| 133 | { |
| 134 | . = ALIGN(4); |
| 135 | __sdata_l1 = .; |
| 136 | *(.l1.data) |
| 137 | *(.l1.bss) |
| 138 | . = ALIGN(4); |
| 139 | __edata_l1 = .; |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 140 | } >l1_data AT>ram_data |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 141 | __data_l1_lma = LOADADDR(.data_l1); |
| 142 | __data_l1_len = SIZEOF(.data_l1); |
| 143 | ASSERT (__data_l1_len <= L1_DATA_B_SRAM_SIZE, "L1 data B overflow!") |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 144 | |
| 145 | .bss : |
| 146 | { |
| 147 | . = ALIGN(4); |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 148 | *(.sbss) *(.scommon) |
| 149 | *(.dynbss) |
| 150 | *(.bss .bss.*) |
| 151 | *(COMMON) |
Mike Frysinger | 7527fee | 2009-11-09 19:38:23 -0500 | [diff] [blame] | 152 | } >ram_data |
Mike Frysinger | b1e2c55 | 2009-11-03 06:11:31 -0500 | [diff] [blame] | 153 | __bss_vma = ADDR(.bss); |
| 154 | __bss_len = SIZEOF(.bss); |
Mike Frysinger | 84a9dda | 2008-10-12 21:32:52 -0400 | [diff] [blame] | 155 | } |