blob: 98733834e0621627080572a08797756066bbf80b [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming1ced1212008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <common.h>
29#include <watchdog.h>
30#include <command.h>
31#include <asm/cache.h>
32
James Yang591933c2008-02-08 16:44:53 -060033DECLARE_GLOBAL_DATA_PTR;
34
Andy Fleming1ced1212008-02-06 01:19:40 -060035struct cpu_type {
36 char name[15];
37 u32 soc_ver;
38};
39
40#define CPU_TYPE_ENTRY(x) {#x, SVR_##x}
41
42struct cpu_type cpu_type_list [] = {
43 CPU_TYPE_ENTRY(8533),
44 CPU_TYPE_ENTRY(8533_E),
45 CPU_TYPE_ENTRY(8540),
46 CPU_TYPE_ENTRY(8541),
47 CPU_TYPE_ENTRY(8541_E),
48 CPU_TYPE_ENTRY(8543),
49 CPU_TYPE_ENTRY(8543_E),
50 CPU_TYPE_ENTRY(8544),
51 CPU_TYPE_ENTRY(8544_E),
52 CPU_TYPE_ENTRY(8545),
53 CPU_TYPE_ENTRY(8545_E),
54 CPU_TYPE_ENTRY(8547_E),
55 CPU_TYPE_ENTRY(8548),
56 CPU_TYPE_ENTRY(8548_E),
57 CPU_TYPE_ENTRY(8555),
58 CPU_TYPE_ENTRY(8555_E),
59 CPU_TYPE_ENTRY(8560),
60 CPU_TYPE_ENTRY(8567),
61 CPU_TYPE_ENTRY(8567_E),
62 CPU_TYPE_ENTRY(8568),
63 CPU_TYPE_ENTRY(8568_E),
64 CPU_TYPE_ENTRY(8572),
65 CPU_TYPE_ENTRY(8572_E),
66};
67
wdenk42d1f032003-10-15 23:53:47 +000068int checkcpu (void)
69{
wdenk97d80fc2004-06-09 00:34:46 +000070 sys_info_t sysinfo;
71 uint lcrr; /* local bus clock ratio register */
72 uint clkdiv; /* clock divider portion of lcrr */
73 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050074 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000075 uint ver;
76 uint major, minor;
Andy Fleming1ced1212008-02-06 01:19:40 -060077 int i;
Kumar Galad4357932007-12-07 04:59:26 -060078 u32 ddr_ratio;
79 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
wdenk42d1f032003-10-15 23:53:47 +000080
wdenk97d80fc2004-06-09 00:34:46 +000081 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -060082 ver = SVR_SOC_VER(svr);
wdenk97d80fc2004-06-09 00:34:46 +000083 major = SVR_MAJ(svr);
84 minor = SVR_MIN(svr);
85
wdenk6c9e7892005-03-15 22:56:53 +000086 puts("CPU: ");
Andy Fleming1ced1212008-02-06 01:19:40 -060087
88 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
89 if (cpu_type_list[i].soc_ver == ver) {
90 puts(cpu_type_list[i].name);
91 break;
92 }
93
94 if (i == ARRAY_SIZE(cpu_type_list))
wdenk97d80fc2004-06-09 00:34:46 +000095 puts("Unknown");
Andy Fleming1ced1212008-02-06 01:19:40 -060096
wdenk97d80fc2004-06-09 00:34:46 +000097 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +000098
wdenk6c9e7892005-03-15 22:56:53 +000099 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500100 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +0000101 ver = PVR_VER(pvr);
102 major = PVR_MAJ(pvr);
103 minor = PVR_MIN(pvr);
104
105 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500106 switch (fam) {
107 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +0000108 puts("E500");
109 break;
110 default:
111 puts("Unknown");
112 break;
113 }
114 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
115
wdenk97d80fc2004-06-09 00:34:46 +0000116 get_sys_info(&sysinfo);
117
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500118 puts("Clock Configuration:\n");
Kumar Gala022f1212008-04-21 09:28:36 -0500119 printf(" CPU:%4lu MHz, ", DIV_ROUND_UP(sysinfo.freqProcessor,1000000));
120 printf("CCB:%4lu MHz,\n", DIV_ROUND_UP(sysinfo.freqSystemBus,1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600121 ddr_ratio = ((gur->porpllsr) & 0x00003e00) >> 9;
122 switch (ddr_ratio) {
123 case 0x0:
James Yange9ea6792008-02-08 16:46:27 -0600124 printf(" DDR:%4lu MHz (%lu MT/s data rate), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500125 DIV_ROUND_UP(sysinfo.freqDDRBus,2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600126 break;
127 case 0x7:
James Yange9ea6792008-02-08 16:46:27 -0600128 printf(" DDR:%4lu MHz (%lu MT/s data rate) (Synchronous), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500129 DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus, 1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600130 break;
131 default:
James Yange9ea6792008-02-08 16:46:27 -0600132 printf(" DDR:%4lu MHz (%lu MT/s data rate) (Asynchronous), ",
Kumar Gala022f1212008-04-21 09:28:36 -0500133 DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000));
Kumar Galad4357932007-12-07 04:59:26 -0600134 break;
135 }
wdenk97d80fc2004-06-09 00:34:46 +0000136
137#if defined(CFG_LBC_LCRR)
138 lcrr = CFG_LBC_LCRR;
139#else
140 {
Kumar Gala04db4002007-11-29 02:10:09 -0600141 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
wdenk97d80fc2004-06-09 00:34:46 +0000142
143 lcrr = lbc->lcrr;
144 }
145#endif
146 clkdiv = lcrr & 0x0f;
147 if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
Andy Fleming151d5d92007-04-23 01:32:22 -0500148#if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500149 /*
150 * Yes, the entire PQ38 family use the same
151 * bit-representation for twice the clock divider values.
152 */
153 clkdiv *= 2;
154#endif
wdenk97d80fc2004-06-09 00:34:46 +0000155 printf("LBC:%4lu MHz\n",
Kumar Gala022f1212008-04-21 09:28:36 -0500156 DIV_ROUND_UP(sysinfo.freqSystemBus, 1000000) / clkdiv);
wdenk97d80fc2004-06-09 00:34:46 +0000157 } else {
wdenk6c9e7892005-03-15 22:56:53 +0000158 printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
wdenk97d80fc2004-06-09 00:34:46 +0000159 }
160
Andy Fleming1ced1212008-02-06 01:19:40 -0600161#ifdef CONFIG_CPM2
162 printf("CPM: %lu Mhz\n", sysinfo.freqSystemBus / 1000000);
163#endif
wdenk97d80fc2004-06-09 00:34:46 +0000164
wdenk6c9e7892005-03-15 22:56:53 +0000165 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000166
167 return 0;
168}
169
170
171/* ------------------------------------------------------------------------- */
172
173int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
174{
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800175 uint pvr;
176 uint ver;
Sergei Poselenov793670c2008-05-08 14:17:08 +0200177 unsigned long val, msr;
178
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800179 pvr = get_pvr();
180 ver = PVR_VER(pvr);
Sergei Poselenov793670c2008-05-08 14:17:08 +0200181
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800182 if (ver & 1){
183 /* e500 v2 core has reset control register */
184 volatile unsigned int * rstcr;
185 rstcr = (volatile unsigned int *)(CFG_IMMR + 0xE00B0);
Wolfgang Denk2f152782007-05-05 18:23:11 +0200186 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200187 udelay(100);
188 }
189
wdenk42d1f032003-10-15 23:53:47 +0000190 /*
Sergei Poselenov793670c2008-05-08 14:17:08 +0200191 * Fallthrough if the code above failed
wdenk42d1f032003-10-15 23:53:47 +0000192 * Initiate hard reset in debug control register DBCR0
193 * Make sure MSR[DE] = 1
194 */
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400195
Sergei Poselenov793670c2008-05-08 14:17:08 +0200196 msr = mfmsr ();
197 msr |= MSR_DE;
198 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400199
Sergei Poselenov793670c2008-05-08 14:17:08 +0200200 val = mfspr(DBCR0);
201 val |= 0x70000000;
202 mtspr(DBCR0,val);
203
wdenk42d1f032003-10-15 23:53:47 +0000204 return 1;
205}
206
207
208/*
209 * Get timebase clock frequency
210 */
211unsigned long get_tbclk (void)
212{
James Yang591933c2008-02-08 16:44:53 -0600213 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000214}
215
216
217#if defined(CONFIG_WATCHDOG)
218void
219watchdog_reset(void)
220{
221 int re_enable = disable_interrupts();
222 reset_85xx_watchdog();
223 if (re_enable) enable_interrupts();
224}
225
226void
227reset_85xx_watchdog(void)
228{
229 /*
230 * Clear TSR(WIS) bit by writing 1
231 */
232 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500233 val = mfspr(SPRN_TSR);
234 val |= TSR_WIS;
235 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000236}
237#endif /* CONFIG_WATCHDOG */
238
239#if defined(CONFIG_DDR_ECC)
wdenk42d1f032003-10-15 23:53:47 +0000240void dma_init(void) {
Kumar Gala04db4002007-11-29 02:10:09 -0600241 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000242
243 dma->satr0 = 0x02c40000;
244 dma->datr0 = 0x02c40000;
Andy Fleming03b81b42007-04-23 01:44:44 -0500245 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk42d1f032003-10-15 23:53:47 +0000246 asm("sync; isync; msync");
247 return;
248}
249
250uint dma_check(void) {
Kumar Gala04db4002007-11-29 02:10:09 -0600251 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000252 volatile uint status = dma->sr0;
253
254 /* While the channel is busy, spin */
255 while((status & 4) == 4) {
256 status = dma->sr0;
257 }
258
Andy Fleming03b81b42007-04-23 01:44:44 -0500259 /* clear MR0[CS] channel start bit */
260 dma->mr0 &= 0x00000001;
261 asm("sync;isync;msync");
262
wdenk42d1f032003-10-15 23:53:47 +0000263 if (status != 0) {
264 printf ("DMA Error: status = %x\n", status);
265 }
266 return status;
267}
268
269int dma_xfer(void *dest, uint count, void *src) {
Kumar Gala04db4002007-11-29 02:10:09 -0600270 volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000271
272 dma->dar0 = (uint) dest;
273 dma->sar0 = (uint) src;
274 dma->bcr0 = count;
275 dma->mr0 = 0xf000004;
276 asm("sync;isync;msync");
277 dma->mr0 = 0xf000005;
278 asm("sync;isync;msync");
279 return dma_check();
280}
281#endif