blob: 0087e1d17ca52db9ff3e25d350cbf81ab36b9647 [file] [log] [blame]
Dave Liu19580e62007-09-18 12:37:57 +08001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Dave Liu19580e62007-09-18 12:37:57 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Dave Liu19580e62007-09-18 12:37:57 +080011/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050015#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Dave Liu19580e62007-09-18 12:37:57 +080016#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
17
18/*
19 * System Clock Setup
20 */
21#ifdef CONFIG_PCISLAVE
22#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
23#else
24#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
25#endif
26
27#ifndef CONFIG_SYS_CLK_FREQ
28#define CONFIG_SYS_CLK_FREQ 66000000
29#endif
30
31/*
32 * Hardware Reset Configuration Word
33 * if CLKIN is 66MHz, then
34 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
35 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_HRCW_LOW (\
Dave Liu19580e62007-09-18 12:37:57 +080037 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38 HRCWL_DDR_TO_SCB_CLK_1X1 |\
39 HRCWL_SVCOD_DIV_2 |\
40 HRCWL_CSB_TO_CLKIN_6X1 |\
41 HRCWL_CORE_TO_CSB_1_5X1)
42
43#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu19580e62007-09-18 12:37:57 +080045 HRCWH_PCI_AGENT |\
46 HRCWH_PCI1_ARBITER_DISABLE |\
47 HRCWH_CORE_ENABLE |\
48 HRCWH_FROM_0XFFF00100 |\
49 HRCWH_BOOTSEQ_DISABLE |\
50 HRCWH_SW_WATCHDOG_DISABLE |\
51 HRCWH_ROM_LOC_LOCAL_16BIT |\
52 HRCWH_RL_EXT_LEGACY |\
53 HRCWH_TSEC1M_IN_RGMII |\
54 HRCWH_TSEC2M_IN_RGMII |\
55 HRCWH_BIG_ENDIAN |\
56 HRCWH_LDP_CLEAR)
57#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu19580e62007-09-18 12:37:57 +080059 HRCWH_PCI_HOST |\
60 HRCWH_PCI1_ARBITER_ENABLE |\
61 HRCWH_CORE_ENABLE |\
62 HRCWH_FROM_0X00000100 |\
63 HRCWH_BOOTSEQ_DISABLE |\
64 HRCWH_SW_WATCHDOG_DISABLE |\
65 HRCWH_ROM_LOC_LOCAL_16BIT |\
66 HRCWH_RL_EXT_LEGACY |\
67 HRCWH_TSEC1M_IN_RGMII |\
68 HRCWH_TSEC2M_IN_RGMII |\
69 HRCWH_BIG_ENDIAN |\
70 HRCWH_LDP_CLEAR)
71#endif
72
Dave Liubd4458c2008-03-04 16:59:22 +080073/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger8d858082011-10-11 23:57:18 -050075#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
Dave Liubd4458c2008-03-04 16:59:22 +080076
77/* System Priority Control Register */
Joe Hershberger8d858082011-10-11 23:57:18 -050078#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
Dave Liubd4458c2008-03-04 16:59:22 +080079
Dave Liu19580e62007-09-18 12:37:57 +080080/*
Dave Liubd4458c2008-03-04 16:59:22 +080081 * IP blocks clock configuration
Dave Liu19580e62007-09-18 12:37:57 +080082 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
84#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
Joe Hershberger8d858082011-10-11 23:57:18 -050085#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
Dave Liu19580e62007-09-18 12:37:57 +080086
87/*
88 * System IO Config
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x00000000
Dave Liu19580e62007-09-18 12:37:57 +080092
93/*
94 * Output Buffer Impedance
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_OBIR 0x31100000
Dave Liu19580e62007-09-18 12:37:57 +080097
Dave Liu19580e62007-09-18 12:37:57 +080098#define CONFIG_BOARD_EARLY_INIT_R
Anton Vorontsovc78c6782009-06-10 00:25:31 +040099#define CONFIG_HWCONFIG
Dave Liu19580e62007-09-18 12:37:57 +0800100
101/*
102 * IMMR new address
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu19580e62007-09-18 12:37:57 +0800105
106/*
107 * DDR Setup
108 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
110#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
111#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
112#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
113#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger2fef4022011-10-11 23:57:29 -0500114#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
115 | DDRCDR_ODT \
116 | DDRCDR_Q_DRN)
117 /* 0x80080001 */ /* ODT 150ohm on SoC */
Dave Liu19580e62007-09-18 12:37:57 +0800118
119#undef CONFIG_DDR_ECC /* support DDR ECC function */
120#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
121
122#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
124
125#if defined(CONFIG_SPD_EEPROM)
126#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
127#else
128/*
129 * Manually set up DDR parameters
Dave Liu7e74d632008-01-10 23:07:23 +0800130 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
Dave Liu19580e62007-09-18 12:37:57 +0800131 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_SIZE 512 /* MB */
134#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
Joe Hershberger8d858082011-10-11 23:57:18 -0500135#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500136 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
137 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
138 | CSCONFIG_ROW_BIT_14 \
139 | CSCONFIG_COL_BIT_10)
140 /* 0x80010202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger8d858082011-10-11 23:57:18 -0500142#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
143 | (0 << TIMING_CFG0_WRT_SHIFT) \
144 | (0 << TIMING_CFG0_RRT_SHIFT) \
145 | (0 << TIMING_CFG0_WWT_SHIFT) \
146 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
147 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
148 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
149 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu19580e62007-09-18 12:37:57 +0800150 /* 0x00620802 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500151#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
152 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
153 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
154 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
155 | (13 << TIMING_CFG1_REFREC_SHIFT) \
156 | (3 << TIMING_CFG1_WRREC_SHIFT) \
157 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
158 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Dave Liu19580e62007-09-18 12:37:57 +0800159 /* 0x3935d322 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500160#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
161 | (6 << TIMING_CFG2_CPO_SHIFT) \
162 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
163 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
164 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
165 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
166 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
Dave Liu7e74d632008-01-10 23:07:23 +0800167 /* 0x131088c8 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500168#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
169 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu19580e62007-09-18 12:37:57 +0800170 /* 0x03E00100 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
172#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Joe Hershberger8d858082011-10-11 23:57:18 -0500173#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
174 | (0x1432 << SDRAM_MODE_SD_SHIFT))
Dave Liu7e74d632008-01-10 23:07:23 +0800175 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger8d858082011-10-11 23:57:18 -0500176#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu19580e62007-09-18 12:37:57 +0800177#endif
178
179/*
180 * Memory test
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
183#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
184#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu19580e62007-09-18 12:37:57 +0800185
186/*
187 * The reserved memory
188 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200189#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liu19580e62007-09-18 12:37:57 +0800190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
192#define CONFIG_SYS_RAMBOOT
Dave Liu19580e62007-09-18 12:37:57 +0800193#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#undef CONFIG_SYS_RAMBOOT
Dave Liu19580e62007-09-18 12:37:57 +0800195#endif
196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800198#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger8d858082011-10-11 23:57:18 -0500199#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu19580e62007-09-18 12:37:57 +0800200
201/*
202 * Initial RAM Base Address Setup
203 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_RAM_LOCK 1
205#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200206#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger8d858082011-10-11 23:57:18 -0500207#define CONFIG_SYS_GBL_DATA_OFFSET \
208 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu19580e62007-09-18 12:37:57 +0800209
210/*
211 * Local Bus Configuration & Clock Setup
212 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500213#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
214#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Bruce0914f482010-06-17 11:37:18 -0500216#define CONFIG_FSL_ELBC 1
Dave Liu19580e62007-09-18 12:37:57 +0800217
218/*
219 * FLASH on the Local Bus
220 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500221#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200222#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger8d858082011-10-11 23:57:18 -0500223#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
224#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
225#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Dave Liu19580e62007-09-18 12:37:57 +0800226
Joe Hershberger8d858082011-10-11 23:57:18 -0500227 /* Window base at flash base */
228#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500229#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liu19580e62007-09-18 12:37:57 +0800230
Joe Hershberger8d858082011-10-11 23:57:18 -0500231#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500232 | BR_PS_16 /* 16 bit port */ \
233 | BR_MS_GPCM /* MSEL = GPCM */ \
234 | BR_V) /* valid */
235#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Dave Liuded08312008-01-10 23:08:26 +0800236 | OR_UPM_XAM \
237 | OR_GPCM_CSNT \
Anton Vorontsovf9023af2008-05-29 18:14:56 +0400238 | OR_GPCM_ACS_DIV2 \
Dave Liuded08312008-01-10 23:08:26 +0800239 | OR_GPCM_XACS \
240 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500241 | OR_GPCM_TRLX_SET \
242 | OR_GPCM_EHTR_SET \
Joe Hershberger8d858082011-10-11 23:57:18 -0500243 | OR_GPCM_EAD)
Dave Liuded08312008-01-10 23:08:26 +0800244 /* 0xFE000FF7 */
Dave Liu19580e62007-09-18 12:37:57 +0800245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
247#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liu19580e62007-09-18 12:37:57 +0800248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#undef CONFIG_SYS_FLASH_CHECKSUM
250#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
251#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu19580e62007-09-18 12:37:57 +0800252
253/*
254 * BCSR on the Local Bus
255 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_BCSR 0xF8000000
Joe Hershberger8d858082011-10-11 23:57:18 -0500257 /* Access window base at BCSR base */
258#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500259#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu19580e62007-09-18 12:37:57 +0800260
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500261#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
262 | BR_PS_8 \
263 | BR_MS_GPCM \
264 | BR_V)
265 /* 0xF8000801 */
266#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
267 | OR_GPCM_XAM \
268 | OR_GPCM_CSNT \
269 | OR_GPCM_XACS \
270 | OR_GPCM_SCY_15 \
271 | OR_GPCM_TRLX_SET \
272 | OR_GPCM_EHTR_SET \
273 | OR_GPCM_EAD)
274 /* 0xFFFFE9F7 */
Dave Liu19580e62007-09-18 12:37:57 +0800275
276/*
277 * NAND Flash on the Local Bus
278 */
Anton Vorontsovb3379f32008-10-08 20:52:54 +0400279#define CONFIG_SYS_MAX_NAND_DEVICE 1
Joe Hershberger8d858082011-10-11 23:57:18 -0500280#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovb3379f32008-10-08 20:52:54 +0400281
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500282#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger8d858082011-10-11 23:57:18 -0500283#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500284 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger8d858082011-10-11 23:57:18 -0500285 | BR_PS_8 /* 8 bit port */ \
Dave Liu19580e62007-09-18 12:37:57 +0800286 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500287 | BR_V) /* valid */
288#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
Anton Vorontsovb3379f32008-10-08 20:52:54 +0400289 | OR_FCM_BCTLD \
Dave Liu19580e62007-09-18 12:37:57 +0800290 | OR_FCM_CST \
291 | OR_FCM_CHT \
292 | OR_FCM_SCY_1 \
Anton Vorontsovb3379f32008-10-08 20:52:54 +0400293 | OR_FCM_RST \
Dave Liu19580e62007-09-18 12:37:57 +0800294 | OR_FCM_TRLX \
Joe Hershberger8d858082011-10-11 23:57:18 -0500295 | OR_FCM_EHTR)
Anton Vorontsovb3379f32008-10-08 20:52:54 +0400296 /* 0xFFFF919E */
Dave Liu19580e62007-09-18 12:37:57 +0800297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500299#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu19580e62007-09-18 12:37:57 +0800300
301/*
302 * Serial Port
303 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_NS16550_SERIAL
305#define CONFIG_SYS_NS16550_REG_SIZE 1
306#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liu19580e62007-09-18 12:37:57 +0800307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger8d858082011-10-11 23:57:18 -0500309 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu19580e62007-09-18 12:37:57 +0800310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
312#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu19580e62007-09-18 12:37:57 +0800313
Dave Liu19580e62007-09-18 12:37:57 +0800314/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200315#define CONFIG_SYS_I2C
316#define CONFIG_SYS_I2C_FSL
317#define CONFIG_SYS_FSL_I2C_SPEED 400000
318#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
319#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
320#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu19580e62007-09-18 12:37:57 +0800321
322/*
323 * Config on-board RTC
324 */
325#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu19580e62007-09-18 12:37:57 +0800327
328/*
329 * General PCI
330 * Addresses are mapped 1-1.
331 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500332#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
333#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
334#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
336#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
337#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
338#define CONFIG_SYS_PCI_IO_BASE 0x00000000
339#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
340#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu19580e62007-09-18 12:37:57 +0800341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
343#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
344#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu19580e62007-09-18 12:37:57 +0800345
Anton Vorontsov8b345572009-01-08 04:26:19 +0300346#define CONFIG_SYS_PCIE1_BASE 0xA0000000
347#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
348#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
349#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
350#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
351#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
352#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
353#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
354#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
355
356#define CONFIG_SYS_PCIE2_BASE 0xC0000000
357#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
358#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
359#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
360#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
361#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
362#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
363#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
364#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
365
Dave Liu19580e62007-09-18 12:37:57 +0800366#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000367#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsov00f7bba2008-10-02 19:17:33 +0400368#ifndef __ASSEMBLY__
369extern int board_pci_host_broken(void);
370#endif
Kim Phillipsbe9b56d2009-07-23 14:09:38 -0500371#define CONFIG_PCIE
Dave Liu19580e62007-09-18 12:37:57 +0800372#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
373
Anton Vorontsov3bf1be32008-10-14 22:58:53 +0400374#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530375#define CONFIG_USB_EHCI_FSL
376#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov3bf1be32008-10-14 22:58:53 +0400377
Dave Liu19580e62007-09-18 12:37:57 +0800378#undef CONFIG_EEPRO100
379#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu19580e62007-09-18 12:37:57 +0800381#endif /* CONFIG_PCI */
382
Dave Liu19580e62007-09-18 12:37:57 +0800383/*
384 * TSEC
385 */
386#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger8d858082011-10-11 23:57:18 -0500388#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger8d858082011-10-11 23:57:18 -0500390#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu19580e62007-09-18 12:37:57 +0800391
392/*
393 * TSEC ethernet configuration
394 */
395#define CONFIG_MII 1 /* MII PHY management */
396#define CONFIG_TSEC1 1
397#define CONFIG_TSEC1_NAME "eTSEC0"
398#define CONFIG_TSEC2 1
399#define CONFIG_TSEC2_NAME "eTSEC1"
400#define TSEC1_PHY_ADDR 2
401#define TSEC2_PHY_ADDR 3
Anton Vorontsov1da83a62008-10-02 18:32:25 +0400402#define TSEC1_PHY_ADDR_SGMII 8
403#define TSEC2_PHY_ADDR_SGMII 4
Dave Liu19580e62007-09-18 12:37:57 +0800404#define TSEC1_PHYIDX 0
405#define TSEC2_PHYIDX 0
406#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
407#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
408
409/* Options are: TSEC[0-1] */
410#define CONFIG_ETHPRIME "eTSEC1"
411
Dave Liu6f8c85e2008-03-26 22:56:36 +0800412/* SERDES */
413#define CONFIG_FSL_SERDES
414#define CONFIG_FSL_SERDES1 0xe3000
415#define CONFIG_FSL_SERDES2 0xe3100
416
Dave Liu19580e62007-09-18 12:37:57 +0800417/*
Dave Liu2eeb3e42008-03-26 22:57:19 +0800418 * SATA
419 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_SATA_MAX_DEVICE 2
Dave Liu2eeb3e42008-03-26 22:57:19 +0800421#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger8d858082011-10-11 23:57:18 -0500423#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
424#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Dave Liu2eeb3e42008-03-26 22:57:19 +0800425#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger8d858082011-10-11 23:57:18 -0500427#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
428#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Dave Liu2eeb3e42008-03-26 22:57:19 +0800429
430#ifdef CONFIG_FSL_SATA
431#define CONFIG_LBA48
Dave Liu2eeb3e42008-03-26 22:57:19 +0800432#endif
433
434/*
Dave Liu19580e62007-09-18 12:37:57 +0800435 * Environment
436 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger8d858082011-10-11 23:57:18 -0500438 #define CONFIG_ENV_ADDR \
439 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200440 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
441 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19580e62007-09-18 12:37:57 +0800442#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200444 #define CONFIG_ENV_SIZE 0x2000
Dave Liu19580e62007-09-18 12:37:57 +0800445#endif
446
447#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu19580e62007-09-18 12:37:57 +0800449
450/*
451 * BOOTP options
452 */
453#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liu19580e62007-09-18 12:37:57 +0800454
Dave Liu19580e62007-09-18 12:37:57 +0800455/*
456 * Command line configuration.
457 */
Dave Liu19580e62007-09-18 12:37:57 +0800458
Dave Liu19580e62007-09-18 12:37:57 +0800459#undef CONFIG_WATCHDOG /* watchdog disabled */
460
Andy Fleminge1ac3872008-10-30 16:50:14 -0500461#ifdef CONFIG_MMC
462#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800463#define CONFIG_FSL_ESDHC_PIN_MUX
Andy Fleminge1ac3872008-10-30 16:50:14 -0500464#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Andy Fleminge1ac3872008-10-30 16:50:14 -0500465#endif
466
Dave Liu19580e62007-09-18 12:37:57 +0800467/*
468 * Miscellaneous configurable options
469 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu19580e62007-09-18 12:37:57 +0800471
Dave Liu19580e62007-09-18 12:37:57 +0800472/*
473 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700474 * have to be in the first 256 MB of memory, since this is
Dave Liu19580e62007-09-18 12:37:57 +0800475 * the maximum mapped by the Linux kernel during initialization.
476 */
Joe Hershberger8d858082011-10-11 23:57:18 -0500477#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800478#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu19580e62007-09-18 12:37:57 +0800479
480/*
481 * Core HID Setup
482 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500483#define CONFIG_SYS_HID0_INIT 0x000000000
484#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
485 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu19580e62007-09-18 12:37:57 +0800487
488/*
Dave Liu19580e62007-09-18 12:37:57 +0800489 * MMU Setup
490 */
Becky Bruce31d82672008-05-08 19:02:12 -0500491#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu19580e62007-09-18 12:37:57 +0800492
493/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
495#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Dave Liu19580e62007-09-18 12:37:57 +0800496
Joe Hershberger8d858082011-10-11 23:57:18 -0500497#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500498 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500499 | BATL_MEMCOHERENCE)
500#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
501 | BATU_BL_256M \
502 | BATU_VS \
503 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200504#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
505#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu19580e62007-09-18 12:37:57 +0800506
Joe Hershberger8d858082011-10-11 23:57:18 -0500507#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500508 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500509 | BATL_MEMCOHERENCE)
510#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
511 | BATU_BL_256M \
512 | BATU_VS \
513 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
515#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu19580e62007-09-18 12:37:57 +0800516
517/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger8d858082011-10-11 23:57:18 -0500518#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500519 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500520 | BATL_CACHEINHIBIT \
521 | BATL_GUARDEDSTORAGE)
522#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
523 | BATU_BL_8M \
524 | BATU_VS \
525 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
527#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu19580e62007-09-18 12:37:57 +0800528
529/* BCSR: cache-inhibit and guarded */
Joe Hershberger8d858082011-10-11 23:57:18 -0500530#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500531 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500532 | BATL_CACHEINHIBIT \
533 | BATL_GUARDEDSTORAGE)
534#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
535 | BATU_BL_128K \
536 | BATU_VS \
537 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200538#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
539#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu19580e62007-09-18 12:37:57 +0800540
541/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger8d858082011-10-11 23:57:18 -0500542#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500543 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500544 | BATL_MEMCOHERENCE)
545#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
546 | BATU_BL_32M \
547 | BATU_VS \
548 | BATU_VP)
549#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500550 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500551 | BATL_CACHEINHIBIT \
552 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200553#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu19580e62007-09-18 12:37:57 +0800554
555/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500556#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger8d858082011-10-11 23:57:18 -0500557#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
558 | BATU_BL_128K \
559 | BATU_VS \
560 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200561#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
562#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu19580e62007-09-18 12:37:57 +0800563
564#ifdef CONFIG_PCI
565/* PCI MEM space: cacheable */
Joe Hershberger8d858082011-10-11 23:57:18 -0500566#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500567 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500568 | BATL_MEMCOHERENCE)
569#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
570 | BATU_BL_256M \
571 | BATU_VS \
572 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200573#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
574#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu19580e62007-09-18 12:37:57 +0800575/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger8d858082011-10-11 23:57:18 -0500576#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500577 | BATL_PP_RW \
Joe Hershberger8d858082011-10-11 23:57:18 -0500578 | BATL_CACHEINHIBIT \
579 | BATL_GUARDEDSTORAGE)
580#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
581 | BATU_BL_256M \
582 | BATU_VS \
583 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200584#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
585#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19580e62007-09-18 12:37:57 +0800586#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200587#define CONFIG_SYS_IBAT6L (0)
588#define CONFIG_SYS_IBAT6U (0)
589#define CONFIG_SYS_IBAT7L (0)
590#define CONFIG_SYS_IBAT7U (0)
591#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
592#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
593#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
594#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu19580e62007-09-18 12:37:57 +0800595#endif
596
Dave Liu19580e62007-09-18 12:37:57 +0800597#if defined(CONFIG_CMD_KGDB)
598#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu19580e62007-09-18 12:37:57 +0800599#endif
600
601/*
602 * Environment Configuration
603 */
604
605#define CONFIG_ENV_OVERWRITE
606
607#if defined(CONFIG_TSEC_ENET)
608#define CONFIG_HAS_ETH0
Dave Liu19580e62007-09-18 12:37:57 +0800609#define CONFIG_HAS_ETH1
Dave Liu19580e62007-09-18 12:37:57 +0800610#endif
611
Kim Phillips79f516b2009-08-21 16:34:38 -0500612#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu19580e62007-09-18 12:37:57 +0800613
Dave Liu19580e62007-09-18 12:37:57 +0800614#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger8d858082011-10-11 23:57:18 -0500615 "netdev=eth0\0" \
616 "consoledev=ttyS0\0" \
617 "ramdiskaddr=1000000\0" \
618 "ramdiskfile=ramfs.83xx\0" \
619 "fdtaddr=780000\0" \
620 "fdtfile=mpc8379_mds.dtb\0" \
621 ""
Dave Liu19580e62007-09-18 12:37:57 +0800622
623#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger8d858082011-10-11 23:57:18 -0500624 "setenv bootargs root=/dev/nfs rw " \
625 "nfsroot=$serverip:$rootpath " \
626 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
627 "$netdev:off " \
628 "console=$consoledev,$baudrate $othbootargs;" \
629 "tftp $loadaddr $bootfile;" \
630 "tftp $fdtaddr $fdtfile;" \
631 "bootm $loadaddr - $fdtaddr"
Dave Liu19580e62007-09-18 12:37:57 +0800632
633#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger8d858082011-10-11 23:57:18 -0500634 "setenv bootargs root=/dev/ram rw " \
635 "console=$consoledev,$baudrate $othbootargs;" \
636 "tftp $ramdiskaddr $ramdiskfile;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu19580e62007-09-18 12:37:57 +0800640
Dave Liu19580e62007-09-18 12:37:57 +0800641#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
642
643#endif /* __CONFIG_H */