blob: f813dab4b1771381f4bebd338791b8eff98ff7fb [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
Alison Wang1313db42015-02-12 18:33:15 +080023#define CONFIG_DISPLAY_BOARDINFO
24
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#define CONFIG_BAUDRATE 115200
TsiChungLiew8ae158c2007-08-16 15:05:11 -050028
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050042#define CONFIG_CMD_CACHE
43#define CONFIG_CMD_DATE
44#define CONFIG_CMD_DHCP
TsiChungLiew8ae158c2007-08-16 15:05:11 -050045#define CONFIG_CMD_EXT2
46#define CONFIG_CMD_FAT
TsiChungLiew8ae158c2007-08-16 15:05:11 -050047#define CONFIG_CMD_I2C
48#define CONFIG_CMD_IDE
49#define CONFIG_CMD_JFFS2
TsiChungLiew8ae158c2007-08-16 15:05:11 -050050#define CONFIG_CMD_MII
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050051#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050052#define CONFIG_CMD_PING
53#define CONFIG_CMD_REGINFO
TsiChung Liewa7323bb2008-07-23 17:53:36 -050054#define CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -050055#define CONFIG_CMD_SF
TsiChungLiew8ae158c2007-08-16 15:05:11 -050056
TsiChungLiew8ae158c2007-08-16 15:05:11 -050057
58/* Network configuration */
59#define CONFIG_MCFFEC
60#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050061# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050062# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063# define CONFIG_SYS_DISCOVER_PHY
64# define CONFIG_SYS_RX_ETH_BUFFER 8
65# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067# define CONFIG_SYS_FEC0_PINMUX 0
68# define CONFIG_SYS_FEC1_PINMUX 0
69# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
70# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050071# define MCFFEC_TOUT_LOOP 50000
72# define CONFIG_HAS_ETH1
73
74# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
75# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050076# define CONFIG_ETHPRIME "FEC0"
77# define CONFIG_IPADDR 192.162.1.2
78# define CONFIG_NETMASK 255.255.255.0
79# define CONFIG_SERVERIP 192.162.1.1
80# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
83# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050084# define FECDUPLEX FULL
85# define FECSPEED _100BASET
86# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
88# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050089# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050091#endif
92
93#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050095/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050097#define CONFIG_EXTRA_ENV_SETTINGS \
98 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020099 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500100 "loadaddr=0x40010000\0" \
101 "sbfhdr=sbfhdr.bin\0" \
102 "uboot=u-boot.bin\0" \
103 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +0200104 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500105 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +0800106 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500107 "sf erase 0 30000;" \
108 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500109 "save\0" \
110 ""
TsiChung Liew9f751552008-07-23 20:38:53 -0500111#else
112/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#ifdef CONFIG_SYS_ATMEL_BOOT
114# define CONFIG_SYS_UBOOT_END 0x0403FFFF
115#elif defined(CONFIG_SYS_INTEL_BOOT)
116# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500117#endif
118#define CONFIG_EXTRA_ENV_SETTINGS \
119 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200120 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500121 "loadaddr=0x40010000\0" \
122 "uboot=u-boot.bin\0" \
123 "load=tftp ${loadaddr} ${uboot}\0" \
124 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200125 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
126 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
127 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
128 __stringify(CONFIG_SYS_UBOOT_END) ";" \
129 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500130 " ${filesize}; save\0" \
131 ""
132#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500133
134/* ATA configuration */
135#define CONFIG_ISO_PARTITION
136#define CONFIG_DOS_PARTITION
137#define CONFIG_IDE_RESET 1
138#define CONFIG_IDE_PREINIT 1
139#define CONFIG_ATAPI
140#undef CONFIG_LBA48
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_IDE_MAXBUS 1
143#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
146#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
149#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
150#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
151#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500152
153/* Realtime clock */
154#define CONFIG_MCFRTC
155#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500157
158/* Timer */
159#define CONFIG_MCFTMR
160#undef CONFIG_MCFPIT
161
162/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200163#define CONFIG_SYS_I2C
164#define CONFIG_SYS_I2C_FSL
165#define CONFIG_SYS_FSL_I2C_SPEED 80000
166#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800167#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500169
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500170/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000171#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500172#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500173#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500175#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500176# define CONFIG_SPI_FLASH_STMICRO
177
TsiChung Liewee0a8462009-06-30 14:18:29 +0000178# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
179 DSPI_CTAR_PCSSCK_1CLK | \
180 DSPI_CTAR_PASC(0) | \
181 DSPI_CTAR_PDT(0) | \
182 DSPI_CTAR_CSSCK(0) | \
183 DSPI_CTAR_ASC(0) | \
184 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500185#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500186
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500187/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500188#ifdef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500189#define CONFIG_PCI 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600190#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500191#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
196#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
197#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
200#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
201#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
204#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
205#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500206#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500207
208/* FPGA - Spartan 2 */
209/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200210#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500211#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_FPGA_PROG_FEEDBACK
213#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500214*/
215
216/* Input, PCI, Flexbus, and VCO */
217#define CONFIG_EXTRA_CLOCK
218
TsiChung Liew9f751552008-07-23 20:38:53 -0500219#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500222
223#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500225#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500227#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
229#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
230#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500235
236/*
237 * Low Level Configuration Settings
238 * (address mappings, register initial values, etc.)
239 * You should know what you are doing if you make changes here.
240 */
241
242/*-----------------------------------------------------------------------
243 * Definitions for initial stack pointer and data area (in DPRAM)
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200246#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200248#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200250#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500251
252/*-----------------------------------------------------------------------
253 * Start addresses for the final memory configuration
254 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500256 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_SDRAM_BASE 0x40000000
258#define CONFIG_SYS_SDRAM_BASE1 0x48000000
259#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
260#define CONFIG_SYS_SDRAM_CFG1 0x65311610
261#define CONFIG_SYS_SDRAM_CFG2 0x59670000
262#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
263#define CONFIG_SYS_SDRAM_EMOD 0x40010000
264#define CONFIG_SYS_SDRAM_MODE 0x00010033
265#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
268#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500269
TsiChung Liew9f751552008-07-23 20:38:53 -0500270#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800271# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200272# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500273#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500275#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
277#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800278
279/* Reserve 256 kB for malloc() */
280#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500281
282/*
283 * For booting Linux, the board info and command line data
284 * have to be in the first 8 MB of memory, since this is
285 * the maximum mapped by the Linux kernel during initialization ??
286 */
287/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500289
TsiChung Liew9f751552008-07-23 20:38:53 -0500290/*
291 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800292 * Environment is not embedded in u-boot. First time runing may have env
293 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500294 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500295#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200296# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200297# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500298#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200299# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500300#endif
301#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500302
303/*-----------------------------------------------------------------------
304 * FLASH organization
305 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000307# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
308# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200309# define CONFIG_ENV_OFFSET 0x30000
310# define CONFIG_ENV_SIZE 0x2000
311# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500312#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#ifdef CONFIG_SYS_ATMEL_BOOT
314# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
315# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
316# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800317# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
318# define CONFIG_ENV_SIZE 0x2000
319# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500320#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#ifdef CONFIG_SYS_INTEL_BOOT
322# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
323# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
324# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
325# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200326# define CONFIG_ENV_SIZE 0x2000
327# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500328#endif
329
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_FLASH_CFI
331#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500332
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200333# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000334# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
336# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
337# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
338# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
339# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
340# define CONFIG_SYS_FLASH_CHECKSUM
341# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500342# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500343
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500344#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345# define CONFIG_SYS_ATMEL_REGION 4
346# define CONFIG_SYS_ATMEL_TOTALSECT 11
347# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
348# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500349#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500350#endif
351
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500352/*
353 * This is setting for JFFS2 support in u-boot.
354 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
355 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500356#ifdef CONFIG_CMD_JFFS2
357#ifdef CF_STMICRO_BOOT
358# define CONFIG_JFFS2_DEV "nor1"
359# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500361#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500363# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500364# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500366#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500368# define CONFIG_JFFS2_DEV "nor0"
369# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500371#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500372#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500373
374/*-----------------------------------------------------------------------
375 * Cache Configuration
376 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500378
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600379#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200380 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600381#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200382 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600383#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
384#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
385#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
386 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
387 CF_ACR_EN | CF_ACR_SM_ALL)
388#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
389 CF_CACR_ICINVA | CF_CACR_EUSP)
390#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
391 CF_CACR_DEC | CF_CACR_DDCM_P | \
392 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
393
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500394/*-----------------------------------------------------------------------
395 * Memory bank definitions
396 */
397/*
398 * CS0 - NOR Flash 1, 2, 4, or 8MB
399 * CS1 - CompactFlash and registers
400 * CS2 - CPLD
401 * CS3 - FPGA
402 * CS4 - Available
403 * CS5 - Available
404 */
405
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500407 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_CS0_BASE 0x04000000
409#define CONFIG_SYS_CS0_MASK 0x00070001
410#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500411/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_CS1_BASE 0x00000000
413#define CONFIG_SYS_CS1_MASK 0x01FF0001
414#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500415
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500417#else
418/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_CS0_BASE 0x00000000
420#define CONFIG_SYS_CS0_MASK 0x01FF0001
421#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500422 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_CS1_BASE 0x04000000
424#define CONFIG_SYS_CS1_MASK 0x00070001
425#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500426
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500428#endif
429
430/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_CS2_BASE 0x08000000
432#define CONFIG_SYS_CS2_MASK 0x00070001
433#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500434
435/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_CS3_BASE 0x09000000
437#define CONFIG_SYS_CS3_MASK 0x00070001
438#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500439
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500440#endif /* _M54455EVB_H */