blob: 179b4d55913b816f4c6f7a0dfed8dd24e29a85ad [file] [log] [blame]
Ley Foon Tanfb386282019-11-27 15:55:30 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019, Intel Corporation
4 */
5
6/dts-v1/;
7#include <dt-bindings/reset/altr,rst-mgr-s10.h>
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/clock/agilex-clock.h>
10
11/ {
12 compatible = "intel,socfpga-agilex";
13 #address-cells = <2>;
14 #size-cells = <2>;
15
16 reserved-memory {
17 #address-cells = <2>;
18 #size-cells = <2>;
19 ranges;
20
21 service_reserved: svcbuffer@0 {
22 compatible = "shared-dma-pool";
23 reg = <0x0 0x0 0x0 0x1000000>;
24 alignment = <0x1000>;
25 no-map;
26 };
27 };
28
29 cpus {
30 #address-cells = <1>;
31 #size-cells = <0>;
32
33 cpu0: cpu@0 {
34 compatible = "arm,cortex-a53";
35 device_type = "cpu";
36 enable-method = "psci";
37 reg = <0x0>;
38 };
39
40 cpu1: cpu@1 {
41 compatible = "arm,cortex-a53";
42 device_type = "cpu";
43 enable-method = "psci";
44 reg = <0x1>;
45 };
46
47 cpu2: cpu@2 {
48 compatible = "arm,cortex-a53";
49 device_type = "cpu";
50 enable-method = "psci";
51 reg = <0x2>;
52 };
53
54 cpu3: cpu@3 {
55 compatible = "arm,cortex-a53";
56 device_type = "cpu";
57 enable-method = "psci";
58 reg = <0x3>;
59 };
60 };
61
62 pmu {
63 compatible = "arm,armv8-pmuv3";
64 interrupts = <0 170 4>,
65 <0 171 4>,
66 <0 172 4>,
67 <0 173 4>;
68 interrupt-affinity = <&cpu0>,
69 <&cpu1>,
70 <&cpu2>,
71 <&cpu3>;
72 interrupt-parent = <&intc>;
73 };
74
75 psci {
76 compatible = "arm,psci-0.2";
77 method = "smc";
78 };
79
80 intc: intc@fffc1000 {
81 compatible = "arm,gic-400", "arm,cortex-a15-gic";
82 #interrupt-cells = <3>;
83 interrupt-controller;
84 reg = <0x0 0xfffc1000 0x0 0x1000>,
85 <0x0 0xfffc2000 0x0 0x2000>,
86 <0x0 0xfffc4000 0x0 0x2000>,
87 <0x0 0xfffc6000 0x0 0x2000>;
88 };
89
90 soc {
91 #address-cells = <1>;
92 #size-cells = <1>;
93 compatible = "simple-bus";
94 device_type = "soc";
95 interrupt-parent = <&intc>;
96 ranges = <0 0 0 0xffffffff>;
97
98 base_fpga_region {
99 #address-cells = <0x1>;
100 #size-cells = <0x1>;
101 compatible = "fpga-region";
102 fpga-mgr = <&fpga_mgr>;
103 };
104
105 clkmgr: clock-controller@ffd10000 {
106 compatible = "intel,agilex-clkmgr";
107 reg = <0xffd10000 0x1000>;
108 #clock-cells = <1>;
109 };
110
111 clocks {
112 cb_intosc_hs_div2_clk: cb-intosc-hs-div2-clk {
113 #clock-cells = <0>;
114 compatible = "fixed-clock";
115 };
116
117 cb_intosc_ls_clk: cb-intosc-ls-clk {
118 #clock-cells = <0>;
119 compatible = "fixed-clock";
120 };
121
122 f2s_free_clk: f2s-free-clk {
123 #clock-cells = <0>;
124 compatible = "fixed-clock";
125 };
126
127 osc1: osc1 {
128 #clock-cells = <0>;
129 compatible = "fixed-clock";
130 };
131
132 qspi_clk: qspi-clk {
133 #clock-cells = <0>;
134 compatible = "fixed-clock";
135 clock-frequency = <200000000>;
136 };
137 };
138 gmac0: ethernet@ff800000 {
139 compatible = "altr,socfpga-stmmac", "snps,dwmac-3.74a", "snps,dwmac";
140 reg = <0xff800000 0x2000>;
141 interrupts = <0 90 4>;
142 interrupt-names = "macirq";
143 mac-address = [00 00 00 00 00 00];
144 resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>;
145 reset-names = "stmmaceth", "stmmaceth-ocp";
146 tx-fifo-depth = <16384>;
147 rx-fifo-depth = <16384>;
148 snps,multicast-filter-bins = <256>;
149 iommus = <&smmu 1>;
150 altr,sysmgr-syscon = <&sysmgr 0x44 0>;
151 clocks = <&clkmgr AGILEX_EMAC0_CLK>;
152 clock-names = "stmmaceth";
153 status = "disabled";
154 };
155
156 gmac1: ethernet@ff802000 {
157 compatible = "altr,socfpga-stmmac", "snps,dwmac-3.74a", "snps,dwmac";
158 reg = <0xff802000 0x2000>;
159 interrupts = <0 91 4>;
160 interrupt-names = "macirq";
161 mac-address = [00 00 00 00 00 00];
162 resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>;
163 reset-names = "stmmaceth", "stmmaceth-ocp";
164 tx-fifo-depth = <16384>;
165 rx-fifo-depth = <16384>;
166 snps,multicast-filter-bins = <256>;
167 iommus = <&smmu 2>;
168 altr,sysmgr-syscon = <&sysmgr 0x48 8>;
169 clocks = <&clkmgr AGILEX_EMAC1_CLK>;
170 clock-names = "stmmaceth";
171 status = "disabled";
172 };
173
174 gmac2: ethernet@ff804000 {
175 compatible = "altr,socfpga-stmmac", "snps,dwmac-3.74a", "snps,dwmac";
176 reg = <0xff804000 0x2000>;
177 interrupts = <0 92 4>;
178 interrupt-names = "macirq";
179 mac-address = [00 00 00 00 00 00];
180 resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>;
181 reset-names = "stmmaceth", "stmmaceth-ocp";
182 tx-fifo-depth = <16384>;
183 rx-fifo-depth = <16384>;
184 snps,multicast-filter-bins = <256>;
185 iommus = <&smmu 3>;
186 altr,sysmgr-syscon = <&sysmgr 0x4c 16>;
187 clocks = <&clkmgr AGILEX_EMAC2_CLK>;
188 clock-names = "stmmaceth";
189 status = "disabled";
190 };
191
192 gpio0: gpio@ffc03200 {
193 #address-cells = <1>;
194 #size-cells = <0>;
195 compatible = "snps,dw-apb-gpio";
196 reg = <0xffc03200 0x100>;
197 resets = <&rst GPIO0_RESET>;
198 status = "disabled";
199
200 porta: gpio-controller@0 {
201 compatible = "snps,dw-apb-gpio-port";
202 gpio-controller;
203 #gpio-cells = <2>;
204 snps,nr-gpios = <24>;
205 reg = <0>;
206 interrupt-controller;
207 #interrupt-cells = <2>;
208 interrupts = <0 110 4>;
209 };
210 };
211
212 gpio1: gpio@ffc03300 {
213 #address-cells = <1>;
214 #size-cells = <0>;
215 compatible = "snps,dw-apb-gpio";
216 reg = <0xffc03300 0x100>;
217 resets = <&rst GPIO1_RESET>;
218 status = "disabled";
219
220 portb: gpio-controller@0 {
221 compatible = "snps,dw-apb-gpio-port";
222 gpio-controller;
223 #gpio-cells = <2>;
224 snps,nr-gpios = <24>;
225 reg = <0>;
226 interrupt-controller;
227 #interrupt-cells = <2>;
228 interrupts = <0 111 4>;
229 };
230 };
231
232 i2c0: i2c@ffc02800 {
233 #address-cells = <1>;
234 #size-cells = <0>;
235 compatible = "snps,designware-i2c";
236 reg = <0xffc02800 0x100>;
237 interrupts = <0 103 4>;
238 resets = <&rst I2C0_RESET>;
239 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
240 status = "disabled";
241 };
242
243 i2c1: i2c@ffc02900 {
244 #address-cells = <1>;
245 #size-cells = <0>;
246 compatible = "snps,designware-i2c";
247 reg = <0xffc02900 0x100>;
248 interrupts = <0 104 4>;
249 resets = <&rst I2C1_RESET>;
250 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
251 status = "disabled";
252 };
253
254 i2c2: i2c@ffc02a00 {
255 #address-cells = <1>;
256 #size-cells = <0>;
257 compatible = "snps,designware-i2c";
258 reg = <0xffc02a00 0x100>;
259 interrupts = <0 105 4>;
260 resets = <&rst I2C2_RESET>;
261 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
262 status = "disabled";
263 };
264
265 i2c3: i2c@ffc02b00 {
266 #address-cells = <1>;
267 #size-cells = <0>;
268 compatible = "snps,designware-i2c";
269 reg = <0xffc02b00 0x100>;
270 interrupts = <0 106 4>;
271 resets = <&rst I2C3_RESET>;
272 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
273 status = "disabled";
274 };
275
276 i2c4: i2c@ffc02c00 {
277 #address-cells = <1>;
278 #size-cells = <0>;
279 compatible = "snps,designware-i2c";
280 reg = <0xffc02c00 0x100>;
281 interrupts = <0 107 4>;
282 resets = <&rst I2C4_RESET>;
283 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
284 status = "disabled";
285 };
286
287 mmc: dwmmc0@ff808000 {
288 #address-cells = <1>;
289 #size-cells = <0>;
290 compatible = "altr,socfpga-dw-mshc";
291 reg = <0xff808000 0x1000>;
292 interrupts = <0 96 4>;
293 fifo-depth = <0x400>;
294 resets = <&rst SDMMC_RESET>;
295 reset-names = "reset";
296 clocks = <&clkmgr AGILEX_L4_MP_CLK>,
297 <&clkmgr AGILEX_SDMMC_CLK>;
298 clock-names = "biu", "ciu";
299 iommus = <&smmu 5>;
300 status = "disabled";
301 };
302
303 nand: nand@ffb90000 {
304 #address-cells = <1>;
305 #size-cells = <0>;
306 compatible = "altr,socfpga-denali-nand";
307 reg = <0xffb90000 0x10000>,
308 <0xffb80000 0x1000>;
309 reg-names = "nand_data", "denali_reg";
310 interrupts = <0 97 4>;
311 resets = <&rst NAND_RESET>, <&rst NAND_OCP_RESET>;
312 status = "disabled";
313 };
314
315 ocram: sram@ffe00000 {
316 compatible = "mmio-sram";
317 reg = <0xffe00000 0x40000>;
318 };
319
320 pdma: pdma@ffda0000 {
321 compatible = "arm,pl330", "arm,primecell";
322 reg = <0xffda0000 0x1000>;
323 interrupts = <0 81 4>,
324 <0 82 4>,
325 <0 83 4>,
326 <0 84 4>,
327 <0 85 4>,
328 <0 86 4>,
329 <0 87 4>,
330 <0 88 4>,
331 <0 89 4>;
332 #dma-cells = <1>;
333 #dma-channels = <8>;
334 #dma-requests = <32>;
335 resets = <&rst DMA_RESET>, <&rst DMA_OCP_RESET>;
336 reset-names = "dma", "dma-ocp";
337 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>;
338 clock-names = "apb_pclk";
339 };
340
341 rst: rstmgr@ffd11000 {
342 #reset-cells = <1>;
343 compatible = "altr,stratix10-rst-mgr";
344 reg = <0xffd11000 0x100>;
345 };
346
347 smmu: iommu@fa000000 {
348 compatible = "arm,mmu-500", "arm,smmu-v2";
349 reg = <0xfa000000 0x40000>;
350 #global-interrupts = <2>;
351 #iommu-cells = <1>;
352 interrupt-parent = <&intc>;
353 interrupts = <0 128 4>, /* Global Secure Fault */
354 <0 129 4>, /* Global Non-secure Fault */
355 /* Non-secure Context Interrupts (32) */
356 <0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>,
357 <0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>,
358 <0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>,
359 <0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>,
360 <0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>,
361 <0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>,
362 <0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>,
363 <0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>;
364 stream-match-mask = <0x7ff0>;
365 status = "disabled";
366 };
367
368 spi0: spi@ffda4000 {
369 compatible = "snps,dw-apb-ssi";
370 #address-cells = <1>;
371 #size-cells = <0>;
372 reg = <0xffda4000 0x1000>;
373 interrupts = <0 99 4>;
374 resets = <&rst SPIM0_RESET>;
375 reg-io-width = <4>;
376 num-cs = <4>;
377 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>;
378 status = "disabled";
379 };
380
381 spi1: spi@ffda5000 {
382 compatible = "snps,dw-apb-ssi";
383 #address-cells = <1>;
384 #size-cells = <0>;
385 reg = <0xffda5000 0x1000>;
386 interrupts = <0 100 4>;
387 resets = <&rst SPIM1_RESET>;
388 reg-io-width = <4>;
389 num-cs = <4>;
390 clocks = <&clkmgr AGILEX_L4_MAIN_CLK>;
391 status = "disabled";
392 };
393
394 sysmgr: sysmgr@ffd12000 {
395 compatible = "altr,sys-mgr-s10","altr,sys-mgr";
396 reg = <0xffd12000 0x500>;
397 };
398
399 /* Local timer */
400 timer {
401 compatible = "arm,armv8-timer";
402 interrupts = <1 13 0xf08>,
403 <1 14 0xf08>,
404 <1 11 0xf08>,
405 <1 10 0xf08>;
406 };
407
408 timer0: timer0@ffc03000 {
409 compatible = "snps,dw-apb-timer";
410 interrupts = <0 113 4>;
411 reg = <0xffc03000 0x100>;
412 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
413 clock-names = "timer";
414 };
415
416 timer1: timer1@ffc03100 {
417 compatible = "snps,dw-apb-timer";
418 interrupts = <0 114 4>;
419 reg = <0xffc03100 0x100>;
420 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
421 clock-names = "timer";
422 };
423
424 timer2: timer2@ffd00000 {
425 compatible = "snps,dw-apb-timer";
426 interrupts = <0 115 4>;
427 reg = <0xffd00000 0x100>;
428 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
429 clock-names = "timer";
430 };
431
432 timer3: timer3@ffd00100 {
433 compatible = "snps,dw-apb-timer";
434 interrupts = <0 116 4>;
435 reg = <0xffd00100 0x100>;
436 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
437 clock-names = "timer";
438 };
439
440 uart0: serial0@ffc02000 {
441 compatible = "snps,dw-apb-uart";
442 reg = <0xffc02000 0x100>;
443 interrupts = <0 108 4>;
444 reg-shift = <2>;
445 reg-io-width = <4>;
446 resets = <&rst UART0_RESET>;
447 status = "disabled";
448 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
449 clock-frequency = <100000000>;
450 };
451
452 uart1: serial1@ffc02100 {
453 compatible = "snps,dw-apb-uart";
454 reg = <0xffc02100 0x100>;
455 interrupts = <0 109 4>;
456 reg-shift = <2>;
457 reg-io-width = <4>;
458 resets = <&rst UART1_RESET>;
459 clocks = <&clkmgr AGILEX_L4_SP_CLK>;
460 status = "disabled";
461 };
462
463 usbphy0: usbphy@0 {
464 #phy-cells = <0>;
465 compatible = "usb-nop-xceiv";
466 status = "okay";
467 };
468
469 usb0: usb@ffb00000 {
470 compatible = "snps,dwc2";
471 reg = <0xffb00000 0x40000>;
472 interrupts = <0 93 4>;
473 phys = <&usbphy0>;
474 phy-names = "usb2-phy";
475 resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>;
476 reset-names = "dwc2", "dwc2-ecc";
477 clocks = <&clkmgr AGILEX_USB_CLK>;
478 iommus = <&smmu 6>;
479 status = "disabled";
480 };
481
482 usb1: usb@ffb40000 {
483 compatible = "snps,dwc2";
484 reg = <0xffb40000 0x40000>;
485 interrupts = <0 94 4>;
486 phys = <&usbphy0>;
487 phy-names = "usb2-phy";
488 resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>;
489 reset-names = "dwc2", "dwc2-ecc";
490 iommus = <&smmu 7>;
491 clocks = <&clkmgr AGILEX_USB_CLK>;
492 status = "disabled";
493 };
494
495 watchdog0: watchdog@ffd00200 {
496 compatible = "snps,dw-wdt";
497 reg = <0xffd00200 0x100>;
498 interrupts = <0 117 4>;
499 resets = <&rst WATCHDOG0_RESET>;
500 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
501 status = "disabled";
502 };
503
504 watchdog1: watchdog@ffd00300 {
505 compatible = "snps,dw-wdt";
506 reg = <0xffd00300 0x100>;
507 interrupts = <0 118 4>;
508 resets = <&rst WATCHDOG1_RESET>;
509 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
510 status = "disabled";
511 };
512
513 watchdog2: watchdog@ffd00400 {
514 compatible = "snps,dw-wdt";
515 reg = <0xffd00400 0x100>;
516 interrupts = <0 125 4>;
517 resets = <&rst WATCHDOG2_RESET>;
518 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
519 status = "disabled";
520 };
521
522 watchdog3: watchdog@ffd00500 {
523 compatible = "snps,dw-wdt";
524 reg = <0xffd00500 0x100>;
525 interrupts = <0 126 4>;
526 resets = <&rst WATCHDOG3_RESET>;
527 clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>;
528 status = "disabled";
529 };
530
531 sdr: sdr@f8011100 {
532 compatible = "altr,sdr-ctl", "syscon";
533 reg = <0xf8011100 0xc0>;
534 };
535
536 eccmgr {
537 compatible = "altr,socfpga-s10-ecc-manager",
538 "altr,socfpga-a10-ecc-manager";
539 altr,sysmgr-syscon = <&sysmgr>;
540 #address-cells = <1>;
541 #size-cells = <1>;
542 interrupts = <0 15 4>;
543 interrupt-controller;
544 #interrupt-cells = <2>;
545 ranges;
546
547 sdramedac {
548 compatible = "altr,sdram-edac-s10";
549 altr,sdr-syscon = <&sdr>;
550 interrupts = <16 4>;
551 };
552
553 ocram-ecc@ff8cc000 {
554 compatible = "altr,socfpga-s10-ocram-ecc",
555 "altr,socfpga-a10-ocram-ecc";
556 reg = <0xff8cc000 0x100>;
557 altr,ecc-parent = <&ocram>;
558 interrupts = <1 4>;
559 };
560
561 usb0-ecc@ff8c4000 {
562 compatible = "altr,socfpga-s10-usb-ecc",
563 "altr,socfpga-usb-ecc";
564 reg = <0xff8c4000 0x100>;
565 altr,ecc-parent = <&usb0>;
566 interrupts = <2 4>;
567 };
568
569 emac0-rx-ecc@ff8c0000 {
570 compatible = "altr,socfpga-s10-eth-mac-ecc",
571 "altr,socfpga-eth-mac-ecc";
572 reg = <0xff8c0000 0x100>;
573 altr,ecc-parent = <&gmac0>;
574 interrupts = <4 4>;
575 };
576
577 emac0-tx-ecc@ff8c0400 {
578 compatible = "altr,socfpga-s10-eth-mac-ecc",
579 "altr,socfpga-eth-mac-ecc";
580 reg = <0xff8c0400 0x100>;
581 altr,ecc-parent = <&gmac0>;
582 interrupts = <5 4>;
583 };
584
585 sdmmca-ecc@ff8c8c00 {
586 compatible = "altr,socfpga-s10-sdmmc-ecc",
587 "altr,socfpga-sdmmc-ecc";
588 reg = <0xff8c8c00 0x100>;
589 altr,ecc-parent = <&mmc>;
590 interrupts = <14 4>,
591 <15 4>;
592 };
593 };
594
595 qspi: spi@ff8d2000 {
596 compatible = "cdns,qspi-nor";
597 #address-cells = <1>;
598 #size-cells = <0>;
599 reg = <0xff8d2000 0x100>,
600 <0xff900000 0x100000>;
601 interrupts = <0 3 4>;
602 cdns,fifo-depth = <128>;
603 cdns,fifo-width = <4>;
604 cdns,trigger-address = <0x00000000>;
605 clocks = <&qspi_clk>;
606
607 status = "disabled";
608 };
609
610 firmware {
611 svc {
612 compatible = "intel,stratix10-svc";
613 method = "smc";
614 memory-region = <&service_reserved>;
615
616 fpga_mgr: fpga-mgr {
617 compatible = "intel,stratix10-soc-fpga-mgr";
618 };
619 };
620 };
621 };
622};