Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 1 | /* |
Stefan Roese | 8b39501 | 2007-04-29 14:13:01 +0200 | [diff] [blame] | 2 | * (C) Copyright 2005-2007 |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /************************************************************************ |
| 25 | * bamboo.h - configuration for BAMBOO board |
| 26 | ***********************************************************************/ |
| 27 | #ifndef __CONFIG_H |
| 28 | #define __CONFIG_H |
| 29 | |
| 30 | /*----------------------------------------------------------------------- |
| 31 | * High Level Configuration Options |
| 32 | *----------------------------------------------------------------------*/ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 33 | #define CONFIG_BAMBOO 1 /* Board is BAMBOO */ |
Stefan Roese | 846b0dd | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 34 | #define CONFIG_440EP 1 /* Specific PPC440EP support */ |
Grzegorz Bernacki | efa35cf | 2007-06-15 11:19:28 +0200 | [diff] [blame^] | 35 | #define CONFIG_440 1 /* ... PPC440 family */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 36 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 37 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */ |
| 38 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 39 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
| 40 | |
| 41 | /* |
| 42 | * Please note that, if NAND support is enabled, the 2nd ethernet port |
| 43 | * can't be used because of pin multiplexing. So, if you want to use the |
| 44 | * 2nd ethernet port you have to "undef" the following define. |
| 45 | */ |
| 46 | #define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */ |
| 47 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 48 | /*----------------------------------------------------------------------- |
| 49 | * Base addresses -- Note these are effective addresses where the |
| 50 | * actual resources get mapped (not physical addresses) |
| 51 | *----------------------------------------------------------------------*/ |
Stefan Roese | 193dd95 | 2006-07-27 16:14:05 +0200 | [diff] [blame] | 52 | #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 53 | #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 54 | #define CFG_MONITOR_BASE TEXT_BASE |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 55 | #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
| 56 | #define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */ |
| 57 | #define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/ |
| 58 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 |
| 59 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 |
| 60 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 61 | |
| 62 | /*Don't change either of these*/ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 63 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/ |
| 64 | #define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 65 | /*Don't change either of these*/ |
| 66 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 67 | #define CFG_USB_DEVICE 0x50000000 |
| 68 | #define CFG_NVRAM_BASE_ADDR 0x80000000 |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 69 | #define CFG_BOOT_BASE_ADDR 0xf0000000 |
| 70 | #define CFG_NAND_ADDR 0x90000000 |
| 71 | #define CFG_NAND2_ADDR 0x94000000 |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 72 | |
| 73 | /*----------------------------------------------------------------------- |
| 74 | * Initial RAM & stack pointer (placed in SDRAM) |
| 75 | *----------------------------------------------------------------------*/ |
Stefan Roese | 887e2ec | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 76 | #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 77 | #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */ |
Stefan Roese | 3d9569b | 2005-11-27 19:36:26 +0100 | [diff] [blame] | 78 | #define CFG_INIT_RAM_END (4 << 10) |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 79 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 80 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 81 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 82 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 83 | /*----------------------------------------------------------------------- |
| 84 | * Serial Port |
| 85 | *----------------------------------------------------------------------*/ |
| 86 | #define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */ |
Wolfgang Denk | 095b8a3 | 2005-08-02 17:06:17 +0200 | [diff] [blame] | 87 | #define CONFIG_BAUDRATE 115200 |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 88 | #define CONFIG_SERIAL_MULTI 1 |
| 89 | /* define this if you want console on UART1 */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 90 | #undef CONFIG_UART1_CONSOLE |
| 91 | |
| 92 | #define CFG_BAUDRATE_TABLE \ |
| 93 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 94 | |
| 95 | /*----------------------------------------------------------------------- |
| 96 | * NVRAM/RTC |
| 97 | * |
| 98 | * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF |
| 99 | * The DS1558 code assumes this condition |
| 100 | * |
| 101 | *----------------------------------------------------------------------*/ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 102 | #define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 103 | #define CONFIG_RTC_DS1556 1 /* DS1556 RTC */ |
| 104 | |
| 105 | /*----------------------------------------------------------------------- |
| 106 | * Environment |
| 107 | *----------------------------------------------------------------------*/ |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 108 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 109 | #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ |
| 110 | #else |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 111 | #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */ |
| 112 | #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 113 | #endif |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 114 | |
| 115 | /*----------------------------------------------------------------------- |
| 116 | * FLASH related |
| 117 | *----------------------------------------------------------------------*/ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 118 | #define CFG_MAX_FLASH_BANKS 3 /* number of banks */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 119 | #define CFG_MAX_FLASH_SECT 256 /* sectors per device */ |
| 120 | |
| 121 | #undef CFG_FLASH_CHECKSUM |
| 122 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 123 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 124 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 125 | #define CFG_FLASH_ADDR0 0x555 |
| 126 | #define CFG_FLASH_ADDR1 0x2aa |
| 127 | #define CFG_FLASH_WORD_SIZE unsigned char |
| 128 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 129 | #define CFG_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */ |
| 130 | #define CFG_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 131 | |
| 132 | #ifdef CFG_ENV_IS_IN_FLASH |
| 133 | #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */ |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 134 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 135 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 136 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 137 | /* Address and size of Redundant Environment Sector */ |
| 138 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) |
| 139 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 140 | #endif /* CFG_ENV_IS_IN_FLASH */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 141 | |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 142 | /* |
| 143 | * IPL (Initial Program Loader, integrated inside CPU) |
| 144 | * Will load first 4k from NAND (SPL) into cache and execute it from there. |
| 145 | * |
| 146 | * SPL (Secondary Program Loader) |
| 147 | * Will load special U-Boot version (NUB) from NAND and execute it. This SPL |
| 148 | * has to fit into 4kByte. It sets up the CPU and configures the SDRAM |
| 149 | * controller and the NAND controller so that the special U-Boot image can be |
| 150 | * loaded from NAND to SDRAM. |
| 151 | * |
| 152 | * NUB (NAND U-Boot) |
| 153 | * This NAND U-Boot (NUB) is a special U-Boot version which can be started |
| 154 | * from RAM. Therefore it mustn't (re-)configure the SDRAM controller. |
| 155 | * |
| 156 | * On 440EPx the SPL is copied to SDRAM before the NAND controller is |
| 157 | * set up. While still running from cache, I experienced problems accessing |
| 158 | * the NAND controller. sr - 2006-08-25 |
| 159 | */ |
| 160 | #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */ |
| 161 | #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */ |
| 162 | #define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */ |
| 163 | #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */ |
| 164 | #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */ |
| 165 | #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST) |
| 166 | |
| 167 | /* |
| 168 | * Define the partitioning of the NAND chip (only RAM U-Boot is needed here) |
| 169 | */ |
| 170 | #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */ |
| 171 | #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */ |
| 172 | |
| 173 | /* |
| 174 | * Now the NAND chip has to be defined (no autodetection used!) |
| 175 | */ |
| 176 | #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */ |
| 177 | #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */ |
| 178 | #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */ |
| 179 | #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */ |
| 180 | #define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */ |
| 181 | |
| 182 | #define CFG_NAND_ECCSIZE 256 |
| 183 | #define CFG_NAND_ECCBYTES 3 |
| 184 | #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE) |
| 185 | #define CFG_NAND_OOBSIZE 16 |
| 186 | #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS) |
| 187 | #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7} |
| 188 | |
| 189 | #ifdef CFG_ENV_IS_IN_NAND |
| 190 | /* |
| 191 | * For NAND booting the environment is embedded in the U-Boot image. Please take |
| 192 | * look at the file board/amcc/sequoia/u-boot-nand.lds for details. |
| 193 | */ |
| 194 | #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE |
| 195 | #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE) |
| 196 | #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE) |
| 197 | #endif |
| 198 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 199 | /*----------------------------------------------------------------------- |
Stefan Roese | 8b39501 | 2007-04-29 14:13:01 +0200 | [diff] [blame] | 200 | * NAND FLASH |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 201 | *----------------------------------------------------------------------*/ |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 202 | #define CFG_MAX_NAND_DEVICE 2 |
| 203 | #define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE |
Stefan Roese | 8b39501 | 2007-04-29 14:13:01 +0200 | [diff] [blame] | 204 | #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS) |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 205 | #define CFG_NAND_BASE_LIST { CFG_NAND_BASE, CFG_NAND_ADDR + 2 } |
Stefan Roese | 8b39501 | 2007-04-29 14:13:01 +0200 | [diff] [blame] | 206 | #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 207 | |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 208 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
| 209 | #define CFG_NAND_CS 1 |
| 210 | #else |
| 211 | #define CFG_NAND_CS 0 /* NAND chip connected to CSx */ |
| 212 | /* Memory Bank 0 (NAND-FLASH) initialization */ |
| 213 | #define CFG_EBC_PB0AP 0x018003c0 |
| 214 | #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000) |
| 215 | #endif |
| 216 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 217 | /*----------------------------------------------------------------------- |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 218 | * DDR SDRAM |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 219 | *----------------------------------------------------------------------------- */ |
| 220 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */ |
Stefan Roese | fd49bf0 | 2005-11-15 16:04:58 +0100 | [diff] [blame] | 221 | #undef CONFIG_DDR_ECC /* don't use ECC */ |
| 222 | #define CFG_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */ |
Stefan Roese | cf959c7 | 2007-06-01 15:27:11 +0200 | [diff] [blame] | 223 | #define SPD_EEPROM_ADDRESS {CFG_SIMULATE_SPD_EEPROM, 0x50, 0x51} |
| 224 | #define CFG_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 225 | |
| 226 | /*----------------------------------------------------------------------- |
| 227 | * I2C |
| 228 | *----------------------------------------------------------------------*/ |
| 229 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 230 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 231 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 232 | #define CFG_I2C_SLAVE 0x7F |
| 233 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 234 | #define CFG_I2C_MULTI_EEPROMS |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 235 | #define CFG_I2C_EEPROM_ADDR (0xa8>>1) |
| 236 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 237 | #define CFG_EEPROM_PAGE_WRITE_ENABLE |
| 238 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 |
| 239 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 |
| 240 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 241 | #ifdef CFG_ENV_IS_IN_EEPROM |
| 242 | #define CFG_ENV_SIZE 0x200 /* Size of Environment vars */ |
| 243 | #define CFG_ENV_OFFSET 0x0 |
| 244 | #endif /* CFG_ENV_IS_IN_EEPROM */ |
| 245 | |
| 246 | #define CONFIG_PREBOOT "echo;" \ |
| 247 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ |
| 248 | "echo" |
| 249 | |
| 250 | #undef CONFIG_BOOTARGS |
| 251 | |
| 252 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 253 | "netdev=eth0\0" \ |
| 254 | "hostname=bamboo\0" \ |
| 255 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 256 | "nfsroot=${serverip}:${rootpath}\0" \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 257 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 258 | "addip=setenv bootargs ${bootargs} " \ |
| 259 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 260 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 261 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 262 | "flash_nfs=run nfsargs addip addtty;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 263 | "bootm ${kernel_addr}\0" \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 264 | "flash_self=run ramargs addip addtty;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 265 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 266 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 267 | "bootm\0" \ |
| 268 | "rootpath=/opt/eldk/ppc_4xx\0" \ |
| 269 | "bootfile=/tftpboot/bamboo/uImage\0" \ |
| 270 | "kernel_addr=fff00000\0" \ |
| 271 | "ramdisk_addr=fff10000\0" \ |
Stefan Roese | 5a753f9 | 2007-02-07 16:51:08 +0100 | [diff] [blame] | 272 | "initrd_high=30000000\0" \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 273 | "load=tftp 100000 /tftpboot/bamboo/u-boot.bin\0" \ |
Stefan Roese | 193dd95 | 2006-07-27 16:14:05 +0200 | [diff] [blame] | 274 | "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \ |
| 275 | "cp.b 100000 fffa0000 60000;" \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 276 | "setenv filesize;saveenv\0" \ |
| 277 | "upd=run load;run update\0" \ |
| 278 | "" |
| 279 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 280 | |
| 281 | #if 0 |
| 282 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 283 | #else |
| 284 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 285 | #endif |
| 286 | |
| 287 | #define CONFIG_BAUDRATE 115200 |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 288 | |
Wolfgang Denk | 095b8a3 | 2005-08-02 17:06:17 +0200 | [diff] [blame] | 289 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 290 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 291 | |
Wolfgang Denk | 095b8a3 | 2005-08-02 17:06:17 +0200 | [diff] [blame] | 292 | #define CONFIG_MII 1 /* MII PHY management */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 293 | #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */ |
Stefan Roese | d6c61aa | 2005-08-16 18:18:00 +0200 | [diff] [blame] | 294 | #define CONFIG_PHY1_ADDR 1 |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 295 | |
| 296 | #ifndef CONFIG_BAMBOO_NAND |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 297 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 298 | #endif /* CONFIG_BAMBOO_NAND */ |
| 299 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 300 | #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 301 | |
Stefan Roese | 1e25f95 | 2005-10-20 16:34:28 +0200 | [diff] [blame] | 302 | #define CONFIG_NETCONSOLE /* include NetConsole support */ |
| 303 | #define CONFIG_NET_MULTI 1 /* required for netconsole */ |
| 304 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 305 | /* Partitions */ |
| 306 | #define CONFIG_MAC_PARTITION |
| 307 | #define CONFIG_DOS_PARTITION |
| 308 | #define CONFIG_ISO_PARTITION |
| 309 | |
Stefan Roese | 846b0dd | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 310 | #ifdef CONFIG_440EP |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 311 | /* USB */ |
| 312 | #define CONFIG_USB_OHCI |
| 313 | #define CONFIG_USB_STORAGE |
| 314 | |
| 315 | /*Comment this out to enable USB 1.1 device*/ |
| 316 | #define USB_2_0_DEVICE |
Stefan Roese | 846b0dd | 2005-08-08 12:42:22 +0200 | [diff] [blame] | 317 | #endif /*CONFIG_440EP*/ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 318 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 319 | #ifdef CONFIG_BAMBOO_NAND |
| 320 | #define _CFG_CMD_NAND CFG_CMD_NAND |
| 321 | #else |
| 322 | #define _CFG_CMD_NAND 0 |
| 323 | #endif /* CONFIG_BAMBOO_NAND */ |
| 324 | |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 325 | #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \ |
| 326 | CFG_CMD_ASKENV | \ |
| 327 | CFG_CMD_DATE | \ |
| 328 | CFG_CMD_DHCP | \ |
| 329 | CFG_CMD_DIAG | \ |
| 330 | CFG_CMD_ELF | \ |
Stefan Roese | 4f92ed5 | 2006-08-07 14:33:32 +0200 | [diff] [blame] | 331 | CFG_CMD_EEPROM | \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 332 | CFG_CMD_I2C | \ |
| 333 | CFG_CMD_IRQ | \ |
| 334 | CFG_CMD_MII | \ |
| 335 | CFG_CMD_NET | \ |
| 336 | CFG_CMD_NFS | \ |
| 337 | CFG_CMD_PCI | \ |
| 338 | CFG_CMD_PING | \ |
| 339 | CFG_CMD_REGINFO | \ |
| 340 | CFG_CMD_SDRAM | \ |
| 341 | CFG_CMD_USB | \ |
Stefan Roese | 3b6748e | 2005-10-14 15:37:34 +0200 | [diff] [blame] | 342 | CFG_CMD_FAT | \ |
| 343 | CFG_CMD_EXT2 | \ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 344 | _CFG_CMD_NAND | \ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 345 | CFG_CMD_SNTP ) |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 346 | |
Stefan Roese | 3b6748e | 2005-10-14 15:37:34 +0200 | [diff] [blame] | 347 | #define CONFIG_SUPPORT_VFAT |
| 348 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 349 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 350 | #include <cmd_confdefs.h> |
| 351 | |
| 352 | /* |
| 353 | * Miscellaneous configurable options |
| 354 | */ |
| 355 | #define CFG_LONGHELP /* undef to save memory */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 356 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 357 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 358 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 359 | #else |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 360 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 361 | #endif |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 362 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 363 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 364 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 365 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 366 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 367 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 368 | |
| 369 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 370 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
| 371 | #define CONFIG_LYNXKDI 1 /* support kdi files */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 372 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 373 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 374 | |
Stefan Roese | 4f92ed5 | 2006-08-07 14:33:32 +0200 | [diff] [blame] | 375 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
| 376 | #define CONFIG_LOOPW 1 /* enable loopw command */ |
| 377 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ |
| 378 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 379 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
Stefan Roese | 193dd95 | 2006-07-27 16:14:05 +0200 | [diff] [blame] | 380 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 381 | /*----------------------------------------------------------------------- |
| 382 | * PCI stuff |
| 383 | *----------------------------------------------------------------------- |
| 384 | */ |
| 385 | /* General PCI */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 386 | #define CONFIG_PCI /* include pci support */ |
| 387 | #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 388 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 389 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 390 | |
| 391 | /* Board-specific PCI */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 392 | #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 393 | #define CFG_PCI_TARGET_INIT |
| 394 | #define CFG_PCI_MASTER_INIT |
| 395 | |
Stefan Roese | c57c798 | 2005-08-11 17:56:56 +0200 | [diff] [blame] | 396 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 397 | #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 398 | |
| 399 | /* |
| 400 | * For booting Linux, the board info and command line data |
| 401 | * have to be in the first 8 MB of memory, since this is |
| 402 | * the maximum mapped by the Linux kernel during initialization. |
| 403 | */ |
| 404 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Stefan Roese | 17f50f22 | 2005-08-04 17:09:16 +0200 | [diff] [blame] | 405 | |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 406 | /*----------------------------------------------------------------------- |
| 407 | * Cache Configuration |
| 408 | */ |
Wolfgang Denk | 0c8721a | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 409 | #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */ |
Stefan Roese | 8a316c9 | 2005-08-01 16:49:12 +0200 | [diff] [blame] | 410 | #define CFG_CACHELINE_SIZE 32 /* ... */ |
| 411 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 412 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 413 | #endif |
| 414 | |
| 415 | /* |
| 416 | * Internal Definitions |
| 417 | * |
| 418 | * Boot Flags |
| 419 | */ |
| 420 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 421 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 422 | |
| 423 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 424 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 425 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 426 | #endif |
| 427 | #endif /* __CONFIG_H */ |