blob: bf9beef014720614c041508231f0906210bee96f [file] [log] [blame]
Fabio Estevam7891e252012-09-13 03:18:20 +00001/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 */
19
20#include <common.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/imx-regs.h>
24#include <asm/arch/iomux.h>
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +000025#include <asm/arch/mx6q_pins.h>
Fabio Estevam7891e252012-09-13 03:18:20 +000026#include <asm/errno.h>
27#include <asm/gpio.h>
28#include <asm/imx-common/iomux-v3.h>
Otavio Salvador85449db2013-03-16 08:05:07 +000029#include <asm/imx-common/boot_mode.h>
Fabio Estevam7891e252012-09-13 03:18:20 +000030#include <mmc.h>
31#include <fsl_esdhc.h>
32#include <miiphy.h>
33#include <netdev.h>
Otavio Salvador85449db2013-03-16 08:05:07 +000034
Fabio Estevam7891e252012-09-13 03:18:20 +000035DECLARE_GLOBAL_DATA_PTR;
36
37#define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
38 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
39 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
40
41#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
42 PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
43 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
44
45#define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
46 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
47 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
48
49int dram_init(void)
50{
51 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
52
53 return 0;
54}
55
Eric Nelson6e142322012-10-03 07:26:38 +000056iomux_v3_cfg_t const uart1_pads[] = {
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +000057 MX6_PAD_CSI0_DAT10__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
58 MX6_PAD_CSI0_DAT11__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
Fabio Estevam7891e252012-09-13 03:18:20 +000059};
60
Eric Nelson6e142322012-10-03 07:26:38 +000061iomux_v3_cfg_t const enet_pads[] = {
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +000062 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
63 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
64 MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
65 MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
66 MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
67 MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
68 MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
69 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
70 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
71 MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
72 MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
73 MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
74 MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
75 MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
76 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
Fabio Estevama0d21fc2012-09-18 17:24:23 +000077 /* AR8031 PHY Reset */
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +000078 MX6_PAD_ENET_CRS_DV__GPIO_1_25 | MUX_PAD_CTRL(NO_PAD_CTRL),
Fabio Estevama0d21fc2012-09-18 17:24:23 +000079};
80
81static void setup_iomux_enet(void)
82{
83 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
84
85 /* Reset AR8031 PHY */
86 gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
87 udelay(500);
88 gpio_set_value(IMX_GPIO_NR(1, 25), 1);
89}
90
Shawn Guode7d02a2012-12-30 14:14:59 +000091iomux_v3_cfg_t const usdhc2_pads[] = {
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +000092 MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93 MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94 MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95 MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
96 MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
97 MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
98 MX6_PAD_NANDF_D4__USDHC2_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
99 MX6_PAD_NANDF_D5__USDHC2_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
100 MX6_PAD_NANDF_D6__USDHC2_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
101 MX6_PAD_NANDF_D7__USDHC2_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
102 MX6_PAD_NANDF_D2__GPIO_2_2 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
Shawn Guode7d02a2012-12-30 14:14:59 +0000103};
104
Eric Nelson6e142322012-10-03 07:26:38 +0000105iomux_v3_cfg_t const usdhc3_pads[] = {
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +0000106 MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
107 MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
108 MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
109 MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
110 MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
111 MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
112 MX6_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
113 MX6_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
114 MX6_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
115 MX6_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
116 MX6_PAD_NANDF_D0__GPIO_2_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
Fabio Estevam7891e252012-09-13 03:18:20 +0000117};
118
Shawn Guode7d02a2012-12-30 14:14:59 +0000119iomux_v3_cfg_t const usdhc4_pads[] = {
Eric Nelsoncfb8b9d2013-02-19 10:07:01 +0000120 MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
121 MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
122 MX6_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
123 MX6_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124 MX6_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
125 MX6_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
126 MX6_PAD_SD4_DAT4__USDHC4_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
127 MX6_PAD_SD4_DAT5__USDHC4_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
128 MX6_PAD_SD4_DAT6__USDHC4_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
129 MX6_PAD_SD4_DAT7__USDHC4_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Shawn Guode7d02a2012-12-30 14:14:59 +0000130};
131
Fabio Estevam7891e252012-09-13 03:18:20 +0000132static void setup_iomux_uart(void)
133{
134 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
135}
136
137#ifdef CONFIG_FSL_ESDHC
Shawn Guode7d02a2012-12-30 14:14:59 +0000138struct fsl_esdhc_cfg usdhc_cfg[3] = {
139 {USDHC2_BASE_ADDR},
Fabio Estevam7891e252012-09-13 03:18:20 +0000140 {USDHC3_BASE_ADDR},
Shawn Guode7d02a2012-12-30 14:14:59 +0000141 {USDHC4_BASE_ADDR},
Fabio Estevam7891e252012-09-13 03:18:20 +0000142};
143
Shawn Guode7d02a2012-12-30 14:14:59 +0000144#define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
145#define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
146
Fabio Estevam7891e252012-09-13 03:18:20 +0000147int board_mmc_getcd(struct mmc *mmc)
148{
Shawn Guode7d02a2012-12-30 14:14:59 +0000149 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Otavio Salvador60bb4622013-03-16 08:05:06 +0000150 int ret = 0;
Shawn Guode7d02a2012-12-30 14:14:59 +0000151
152 switch (cfg->esdhc_base) {
153 case USDHC2_BASE_ADDR:
Otavio Salvador60bb4622013-03-16 08:05:06 +0000154 ret = !gpio_get_value(USDHC2_CD_GPIO);
155 break;
Shawn Guode7d02a2012-12-30 14:14:59 +0000156 case USDHC3_BASE_ADDR:
Otavio Salvador60bb4622013-03-16 08:05:06 +0000157 ret = !gpio_get_value(USDHC3_CD_GPIO);
158 break;
159 case USDHC4_BASE_ADDR:
160 ret = 1; /* eMMC/uSDHC4 is always present */
161 break;
Shawn Guode7d02a2012-12-30 14:14:59 +0000162 }
Otavio Salvador60bb4622013-03-16 08:05:06 +0000163
164 return ret;
Fabio Estevam7891e252012-09-13 03:18:20 +0000165}
166
167int board_mmc_init(bd_t *bis)
168{
Otavio Salvadorf07e2862013-04-19 03:41:58 +0000169 s32 status = 0;
Shawn Guode7d02a2012-12-30 14:14:59 +0000170 int i;
Fabio Estevam7891e252012-09-13 03:18:20 +0000171
Otavio Salvador28ff9172013-03-16 08:05:05 +0000172 /*
173 * According to the board_mmc_init() the following map is done:
174 * (U-boot device node) (Physical Port)
175 * mmc0 SD2
176 * mmc1 SD3
177 * mmc2 eMMC
178 */
Shawn Guode7d02a2012-12-30 14:14:59 +0000179 for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
180 switch (i) {
181 case 0:
182 imx_iomux_v3_setup_multiple_pads(
183 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
184 gpio_direction_input(USDHC2_CD_GPIO);
185 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
186 break;
187 case 1:
188 imx_iomux_v3_setup_multiple_pads(
189 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
190 gpio_direction_input(USDHC3_CD_GPIO);
191 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
192 break;
193 case 2:
194 imx_iomux_v3_setup_multiple_pads(
195 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
196 usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
197 break;
198 default:
199 printf("Warning: you configured more USDHC controllers"
Otavio Salvadorf07e2862013-04-19 03:41:58 +0000200 "(%d) then supported by the board (%d)\n",
201 i + 1, CONFIG_SYS_FSL_USDHC_NUM);
202 return status;
203 }
Shawn Guode7d02a2012-12-30 14:14:59 +0000204
Otavio Salvadorf07e2862013-04-19 03:41:58 +0000205 status |= fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
Shawn Guode7d02a2012-12-30 14:14:59 +0000206 }
207
Otavio Salvadorf07e2862013-04-19 03:41:58 +0000208 return status;
Fabio Estevam7891e252012-09-13 03:18:20 +0000209}
210#endif
211
Fabio Estevama0d21fc2012-09-18 17:24:23 +0000212int mx6_rgmii_rework(struct phy_device *phydev)
213{
214 unsigned short val;
215
216 /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
217 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
218 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
219 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
220
221 val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
222 val &= 0xffe3;
223 val |= 0x18;
224 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
225
226 /* introduce tx clock delay */
227 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
228 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
229 val |= 0x0100;
230 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
231
232 return 0;
233}
234
235int board_phy_config(struct phy_device *phydev)
236{
237 mx6_rgmii_rework(phydev);
238
239 if (phydev->drv->config)
240 phydev->drv->config(phydev);
241
242 return 0;
243}
244
245int board_eth_init(bd_t *bis)
246{
247 int ret;
248
249 setup_iomux_enet();
250
251 ret = cpu_eth_init(bis);
252 if (ret)
253 printf("FEC MXC: %s:failed\n", __func__);
254
255 return 0;
256}
257
Fabio Estevam7891e252012-09-13 03:18:20 +0000258int board_early_init_f(void)
259{
260 setup_iomux_uart();
261
262 return 0;
263}
264
265int board_init(void)
266{
267 /* address of boot parameters */
268 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
269
270 return 0;
271}
272
Otavio Salvador85449db2013-03-16 08:05:07 +0000273#ifdef CONFIG_CMD_BMODE
274static const struct boot_mode board_boot_modes[] = {
275 /* 4 bit bus width */
276 {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
277 {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
278 /* 8 bit bus width */
279 {"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
280 {NULL, 0},
281};
282#endif
283
284int board_late_init(void)
285{
286#ifdef CONFIG_CMD_BMODE
287 add_board_boot_modes(board_boot_modes);
288#endif
289
290 return 0;
291}
292
Fabio Estevam7891e252012-09-13 03:18:20 +0000293int checkboard(void)
294{
295 puts("Board: MX6Q-SabreSD\n");
296
297 return 0;
298}