blob: b46083e9db91c1184b0627046bef943ceeaedec8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chen-Yu Tsai14177e42014-10-03 20:16:25 +08002/*
3 * sun6i specific clock code
4 *
5 * (C) Copyright 2007-2012
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
Chen-Yu Tsai14177e42014-10-03 20:16:25 +080010 */
11
12#include <common.h>
13#include <asm/io.h>
14#include <asm/arch/clock.h>
Chen-Yu Tsaic757a502014-10-22 16:47:47 +080015#include <asm/arch/prcm.h>
Chen-Yu Tsai14177e42014-10-03 20:16:25 +080016#include <asm/arch/sys_proto.h>
Simon Glassc05ed002020-05-10 11:40:11 -060017#include <linux/delay.h>
Chen-Yu Tsai14177e42014-10-03 20:16:25 +080018
Hans de Goede62c87ef2014-10-25 20:16:33 +020019#ifdef CONFIG_SPL_BUILD
20void clock_init_safe(void)
21{
22 struct sunxi_ccm_reg * const ccm =
23 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Andre Przywara28654332017-01-02 11:48:25 +000024
Andre Przywara7b82a222017-02-16 01:20:27 +000025#if !defined(CONFIG_MACH_SUNXI_H3_H5) && !defined(CONFIG_MACH_SUN50I)
Hans de Goede62c87ef2014-10-25 20:16:33 +020026 struct sunxi_prcm_reg * const prcm =
27 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
28
29 /* Set PLL ldo voltage without this PLL6 does not work properly */
30 clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK,
31 PRCM_PLL_CTRL_LDO_KEY);
32 clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK,
33 PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN |
34 PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140));
35 clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK);
Andre Przywara28654332017-01-02 11:48:25 +000036#endif
Hans de Goede62c87ef2014-10-25 20:16:33 +020037
Jernej Skrabec1ae5def2017-03-27 19:22:31 +020038#if defined(CONFIG_MACH_SUN8I_R40) || defined(CONFIG_MACH_SUN50I)
Chen-Yu Tsai328ce7f2016-11-30 16:54:34 +080039 /* Set PLL lock enable bits and switch to old lock mode */
40 writel(GENMASK(12, 0), &ccm->pll_lock_ctrl);
41#endif
42
Hans de Goede62c87ef2014-10-25 20:16:33 +020043 clock_set_pll1(408000000);
44
Hans de Goede62c87ef2014-10-25 20:16:33 +020045 writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
Siarhei Siamashka52d09312015-11-20 07:07:48 +020046 while (!(readl(&ccm->pll6_cfg) & CCM_PLL6_CTRL_LOCK))
47 ;
48
49 writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
Hans de Goede62c87ef2014-10-25 20:16:33 +020050
51 writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg);
Andre Przywara28654332017-01-02 11:48:25 +000052 if (IS_ENABLED(CONFIG_MACH_SUN6I))
53 writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg);
Icenowy Zheng99466312017-05-01 14:31:56 +080054
55#if defined(CONFIG_MACH_SUN8I_R40) && defined(CONFIG_SUNXI_AHCI)
56 setbits_le32(&ccm->sata_pll_cfg, CCM_SATA_PLL_DEFAULT);
57 setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_GATE_OFFSET_SATA);
58 setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
59 setbits_le32(&ccm->sata_clk_cfg, CCM_SATA_CTRL_ENABLE);
60#endif
Hans de Goede62c87ef2014-10-25 20:16:33 +020061}
62#endif
63
Chen-Yu Tsaied805842016-01-06 15:13:07 +080064void clock_init_sec(void)
65{
Andre Przywara7b82a222017-02-16 01:20:27 +000066#ifdef CONFIG_MACH_SUNXI_H3_H5
Chen-Yu Tsaied805842016-01-06 15:13:07 +080067 struct sunxi_ccm_reg * const ccm =
68 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Icenowy Zhenge37a1b12017-07-20 14:00:32 +080069 struct sunxi_prcm_reg * const prcm =
70 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
Chen-Yu Tsaied805842016-01-06 15:13:07 +080071
72 setbits_le32(&ccm->ccu_sec_switch,
73 CCM_SEC_SWITCH_MBUS_NONSEC |
74 CCM_SEC_SWITCH_BUS_NONSEC |
75 CCM_SEC_SWITCH_PLL_NONSEC);
Icenowy Zhenge37a1b12017-07-20 14:00:32 +080076 setbits_le32(&prcm->prcm_sec_switch,
77 PRCM_SEC_SWITCH_APB0_CLK_NONSEC |
78 PRCM_SEC_SWITCH_PLL_CFG_NONSEC |
79 PRCM_SEC_SWITCH_PWR_GATE_NONSEC);
Chen-Yu Tsaied805842016-01-06 15:13:07 +080080#endif
81}
82
Chen-Yu Tsai14177e42014-10-03 20:16:25 +080083void clock_init_uart(void)
84{
Hans de Goede22b61832015-01-14 19:28:38 +010085#if CONFIG_CONS_INDEX < 5
Chen-Yu Tsai14177e42014-10-03 20:16:25 +080086 struct sunxi_ccm_reg *const ccm =
87 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
88
89 /* uart clock source is apb2 */
90 writel(APB2_CLK_SRC_OSC24M|
91 APB2_CLK_RATE_N_1|
92 APB2_CLK_RATE_M(1),
93 &ccm->apb2_div);
94
95 /* open the clock for uart */
96 setbits_le32(&ccm->apb2_gate,
97 CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
98 CONFIG_CONS_INDEX - 1));
99
100 /* deassert uart reset */
101 setbits_le32(&ccm->apb2_reset_cfg,
102 1 << (APB2_RESET_UART_SHIFT +
103 CONFIG_CONS_INDEX - 1));
Chen-Yu Tsaic757a502014-10-22 16:47:47 +0800104#else
105 /* enable R_PIO and R_UART clocks, and de-assert resets */
106 prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART);
107#endif
Chen-Yu Tsai14177e42014-10-03 20:16:25 +0800108}
109
Hans de Goede62c87ef2014-10-25 20:16:33 +0200110#ifdef CONFIG_SPL_BUILD
111void clock_set_pll1(unsigned int clk)
112{
113 struct sunxi_ccm_reg * const ccm =
114 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede25508ab2014-12-27 17:56:59 +0100115 const int p = 0;
Hans de Goede62c87ef2014-10-25 20:16:33 +0200116 int k = 1;
117 int m = 1;
118
119 if (clk > 1152000000) {
120 k = 2;
121 } else if (clk > 768000000) {
Stefan Mavrodieve6467df2019-07-31 16:15:52 +0300122 k = 4;
Hans de Goede62c87ef2014-10-25 20:16:33 +0200123 m = 2;
124 }
125
126 /* Switch to 24MHz clock while changing PLL1 */
127 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
128 ATB_DIV_2 << ATB_DIV_SHIFT |
129 CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
130 &ccm->cpu_axi_cfg);
131
Hans de Goede25508ab2014-12-27 17:56:59 +0100132 /*
133 * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored)
134 * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m
135 */
136 writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
Hans de Goede62c87ef2014-10-25 20:16:33 +0200137 CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) |
138 CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg);
139 sdelay(200);
140
141 /* Switch CPU to PLL1 */
142 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
143 ATB_DIV_2 << ATB_DIV_SHIFT |
144 CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
145 &ccm->cpu_axi_cfg);
146}
147#endif
148
Hans de Goede0bd51252014-11-08 14:07:27 +0100149void clock_set_pll3(unsigned int clk)
150{
151 struct sunxi_ccm_reg * const ccm =
152 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Icenowy Zheng7d121a82018-10-28 14:26:12 -0700153#ifdef CONFIG_SUNXI_DE2
154 const int m = 4; /* 6 MHz steps to allow higher frequency for DE2 */
155#else
Hans de Goede0bd51252014-11-08 14:07:27 +0100156 const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */
Icenowy Zheng7d121a82018-10-28 14:26:12 -0700157#endif
Hans de Goede0bd51252014-11-08 14:07:27 +0100158
159 if (clk == 0) {
160 clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
161 return;
162 }
163
164 /* PLL3 rate = 24000000 * n / m */
165 writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
166 CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m),
167 &ccm->pll3_cfg);
168}
169
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200170#ifdef CONFIG_SUNXI_DE2
171void clock_set_pll3_factors(int m, int n)
172{
173 struct sunxi_ccm_reg * const ccm =
174 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
175
176 /* PLL3 rate = 24000000 * n / m */
177 writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
178 CCM_PLL3_CTRL_N(n) | CCM_PLL3_CTRL_M(m),
179 &ccm->pll3_cfg);
180
181 while (!(readl(&ccm->pll3_cfg) & CCM_PLL3_CTRL_LOCK))
182 ;
183}
184#endif
185
Hans de Goede5af741f2014-11-30 11:58:17 +0100186void clock_set_pll5(unsigned int clk, bool sigma_delta_enable)
Hans de Goede62c87ef2014-10-25 20:16:33 +0200187{
188 struct sunxi_ccm_reg * const ccm =
189 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede1aac47b2014-12-07 21:09:31 +0100190 const int max_n = 32;
191 int k = 1, m = 2;
Hans de Goede62c87ef2014-10-25 20:16:33 +0200192
Andre Przywara7b82a222017-02-16 01:20:27 +0000193#ifdef CONFIG_MACH_SUNXI_H3_H5
Jens Kusked5ac6ee2016-08-19 13:40:46 +0200194 clrsetbits_le32(&ccm->pll5_tuning_cfg, CCM_PLL5_TUN_LOCK_TIME_MASK |
195 CCM_PLL5_TUN_INIT_FREQ_MASK,
196 CCM_PLL5_TUN_LOCK_TIME(2) | CCM_PLL5_TUN_INIT_FREQ(16));
197#endif
198
Hans de Goede5af741f2014-11-30 11:58:17 +0100199 if (sigma_delta_enable)
200 writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg);
201
Hans de Goede62c87ef2014-10-25 20:16:33 +0200202 /* PLL5 rate = 24000000 * n * k / m */
Hans de Goede1aac47b2014-12-07 21:09:31 +0100203 if (clk > 24000000 * k * max_n / m) {
204 m = 1;
205 if (clk > 24000000 * k * max_n / m)
206 k = 2;
207 }
Hans de Goede5af741f2014-11-30 11:58:17 +0100208 writel(CCM_PLL5_CTRL_EN |
209 (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) |
210 CCM_PLL5_CTRL_UPD |
Hans de Goede62c87ef2014-10-25 20:16:33 +0200211 CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) |
212 CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg);
213
214 udelay(5500);
215}
216
Hans de Goede55ea98d2015-08-08 14:05:35 +0200217#ifdef CONFIG_MACH_SUN6I
218void clock_set_mipi_pll(unsigned int clk)
219{
220 struct sunxi_ccm_reg * const ccm =
221 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
222 unsigned int k, m, n, value, diff;
223 unsigned best_k = 0, best_m = 0, best_n = 0, best_diff = 0xffffffff;
224 unsigned int src = clock_get_pll3();
225
226 /* All calculations are in KHz to avoid overflows */
227 clk /= 1000;
228 src /= 1000;
229
230 /* Pick the closest lower clock */
231 for (k = 1; k <= 4; k++) {
232 for (m = 1; m <= 16; m++) {
233 for (n = 1; n <= 16; n++) {
234 value = src * n * k / m;
235 if (value > clk)
236 continue;
237
238 diff = clk - value;
239 if (diff < best_diff) {
240 best_diff = diff;
241 best_k = k;
242 best_m = m;
243 best_n = n;
244 }
245 if (diff == 0)
246 goto done;
247 }
248 }
249 }
250
251done:
252 writel(CCM_MIPI_PLL_CTRL_EN | CCM_MIPI_PLL_CTRL_LDO_EN |
253 CCM_MIPI_PLL_CTRL_N(best_n) | CCM_MIPI_PLL_CTRL_K(best_k) |
254 CCM_MIPI_PLL_CTRL_M(best_m), &ccm->mipi_pll_cfg);
255}
256#endif
257
Jernej Skrabec1ae5def2017-03-27 19:22:31 +0200258#ifdef CONFIG_SUNXI_DE2
259void clock_set_pll10(unsigned int clk)
260{
261 struct sunxi_ccm_reg * const ccm =
262 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
263 const int m = 2; /* 12 MHz steps */
264
265 if (clk == 0) {
266 clrbits_le32(&ccm->pll10_cfg, CCM_PLL10_CTRL_EN);
267 return;
268 }
269
270 /* PLL10 rate = 24000000 * n / m */
271 writel(CCM_PLL10_CTRL_EN | CCM_PLL10_CTRL_INTEGER_MODE |
272 CCM_PLL10_CTRL_N(clk / (24000000 / m)) | CCM_PLL10_CTRL_M(m),
273 &ccm->pll10_cfg);
274
275 while (!(readl(&ccm->pll10_cfg) & CCM_PLL10_CTRL_LOCK))
276 ;
277}
278#endif
279
Chen-Yu Tsai82011882016-12-01 19:09:57 +0800280#if defined(CONFIG_MACH_SUN8I_A33) || \
281 defined(CONFIG_MACH_SUN8I_R40) || \
282 defined(CONFIG_MACH_SUN50I)
Hans de Goede886a7b42015-04-12 11:46:41 +0200283void clock_set_pll11(unsigned int clk, bool sigma_delta_enable)
284{
285 struct sunxi_ccm_reg * const ccm =
286 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
287
288 if (sigma_delta_enable)
Philipp Tomsichb5561592017-01-02 11:48:41 +0000289 writel(CCM_PLL11_PATTERN, &ccm->pll11_pattern_cfg0);
Hans de Goede886a7b42015-04-12 11:46:41 +0200290
291 writel(CCM_PLL11_CTRL_EN | CCM_PLL11_CTRL_UPD |
292 (sigma_delta_enable ? CCM_PLL11_CTRL_SIGMA_DELTA_EN : 0) |
293 CCM_PLL11_CTRL_N(clk / 24000000), &ccm->pll11_cfg);
294
295 while (readl(&ccm->pll11_cfg) & CCM_PLL11_CTRL_UPD)
296 ;
297}
298#endif
299
Hans de Goede49043cb2015-08-08 12:36:44 +0200300unsigned int clock_get_pll3(void)
301{
302 struct sunxi_ccm_reg *const ccm =
303 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
304 uint32_t rval = readl(&ccm->pll3_cfg);
305 int n = ((rval & CCM_PLL3_CTRL_N_MASK) >> CCM_PLL3_CTRL_N_SHIFT) + 1;
306 int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT) + 1;
307
308 /* Multiply by 1000 after dividing by m to avoid integer overflows */
309 return (24000 * n / m) * 1000;
310}
311
Chen-Yu Tsai14177e42014-10-03 20:16:25 +0800312unsigned int clock_get_pll6(void)
313{
314 struct sunxi_ccm_reg *const ccm =
315 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
316 uint32_t rval = readl(&ccm->pll6_cfg);
317 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
318 int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
319 return 24000000 * n * k / 2;
320}
Hans de Goede0bd51252014-11-08 14:07:27 +0100321
Hans de Goede55ea98d2015-08-08 14:05:35 +0200322unsigned int clock_get_mipi_pll(void)
323{
324 struct sunxi_ccm_reg *const ccm =
325 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
326 uint32_t rval = readl(&ccm->mipi_pll_cfg);
327 unsigned int n = ((rval & CCM_MIPI_PLL_CTRL_N_MASK) >> CCM_MIPI_PLL_CTRL_N_SHIFT) + 1;
328 unsigned int k = ((rval & CCM_MIPI_PLL_CTRL_K_MASK) >> CCM_MIPI_PLL_CTRL_K_SHIFT) + 1;
329 unsigned int m = ((rval & CCM_MIPI_PLL_CTRL_M_MASK) >> CCM_MIPI_PLL_CTRL_M_SHIFT) + 1;
330 unsigned int src = clock_get_pll3();
331
332 /* Multiply by 1000 after dividing by m to avoid integer overflows */
333 return ((src / 1000) * n * k / m) * 1000;
334}
335
Hans de Goede0bd51252014-11-08 14:07:27 +0100336void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
337{
338 int pll = clock_get_pll6() * 2;
339 int div = 1;
340
341 while ((pll / div) > hz)
342 div++;
343
344 writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div),
345 clk_cfg);
346}