blob: 86d5cfce9def2f114363236f025641d53cbcbb91 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkbf9e3b32004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5272C3 board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenkbf9e3b32004-02-12 00:47:09 +00006 */
wdenk4e5ca3e2003-12-08 01:34:36 +00007
wdenkbf9e3b32004-02-12 00:47:09 +00008/*
9 * board/config.h - configuration options, board specific
10 */
wdenk4e5ca3e2003-12-08 01:34:36 +000011
wdenkbf9e3b32004-02-12 00:47:09 +000012#ifndef _M5272C3_H
13#define _M5272C3_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000020
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
wdenk4e5ca3e2003-12-08 01:34:36 +000023
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050024#undef CONFIG_WATCHDOG
wdenkbf9e3b32004-02-12 00:47:09 +000025#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
26
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050027#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000028
29/* Configuration for environment
30 * Environment is embedded in u-boot in the second sector of the flash
31 */
32#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020033#define CONFIG_ENV_OFFSET 0x4000
34#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000035#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020036#define CONFIG_ENV_ADDR 0xffe04000
37#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000038#endif
39
angelo@sysam.it5296cb12015-03-29 22:54:16 +020040#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060041 . = DEFINED(env_offset) ? env_offset : .; \
42 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020043
Jon Loeliger8353e132007-07-08 14:14:17 -050044/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050045 * BOOTP options
46 */
47#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -050048
Jon Loeliger659e2f62007-07-10 09:10:49 -050049/*
Jon Loeliger8353e132007-07-08 14:14:17 -050050 * Command line configuration.
51 */
Jon Loeliger8353e132007-07-08 14:14:17 -050052
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050053#define CONFIG_MCFFEC
54#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050055# define CONFIG_MII 1
TsiChung Liewd53cf6a2008-08-19 00:37:13 +060056# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# define CONFIG_SYS_DISCOVER_PHY
58# define CONFIG_SYS_RX_ETH_BUFFER 8
59# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061# define CONFIG_SYS_FEC0_PINMUX 0
62# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020063# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
65# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050066# define FECDUPLEX FULL
67# define FECSPEED _100BASET
68# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
70# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050071# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050073#endif
74
75#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050076# define CONFIG_IPADDR 192.162.1.2
77# define CONFIG_NETMASK 255.255.255.0
78# define CONFIG_SERVERIP 192.162.1.1
79# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050080#endif /* CONFIG_MCFFEC */
81
Mario Six5bc05432018-03-28 14:38:20 +020082#define CONFIG_HOSTNAME "M5272C3"
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050083#define CONFIG_EXTRA_ENV_SETTINGS \
84 "netdev=eth0\0" \
85 "loadaddr=10000\0" \
86 "u-boot=u-boot.bin\0" \
87 "load=tftp ${loadaddr) ${u-boot}\0" \
88 "upd=run load; run prog\0" \
89 "prog=prot off ffe00000 ffe3ffff;" \
90 "era ffe00000 ffe3ffff;" \
91 "cp.b ${loadaddr} ffe00000 ${filesize};"\
92 "save\0" \
93 ""
wdenkbf9e3b32004-02-12 00:47:09 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_LOAD_ADDR 0x20000
96#define CONFIG_SYS_MEMTEST_START 0x400
97#define CONFIG_SYS_MEMTEST_END 0x380000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_CLK 66000000
wdenkbf9e3b32004-02-12 00:47:09 +000099
100/*
101 * Low Level Configuration Settings
102 * (address mappings, register initial values, etc.)
103 * You should know what you are doing if you make changes here.
104 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
106#define CONFIG_SYS_SCR 0x0003
107#define CONFIG_SYS_SPR 0xffff
wdenkbf9e3b32004-02-12 00:47:09 +0000108
wdenkbf9e3b32004-02-12 00:47:09 +0000109/*-----------------------------------------------------------------------
110 * Definitions for initial stack pointer and data area (in DPRAM)
111 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200113#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200114#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000116
117/*-----------------------------------------------------------------------
118 * Start addresses for the final memory configuration
119 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
124#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkbf9e3b32004-02-12 00:47:09 +0000125
126#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000128#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkbf9e3b32004-02-12 00:47:09 +0000130#endif
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MONITOR_LEN 0x20000
133#define CONFIG_SYS_MALLOC_LEN (256 << 10)
134#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000135
136/*
137 * For booting Linux, the board info and command line data
138 * have to be in the first 8 MB of memory, since this is
139 * the maximum mapped by the Linux kernel during initialization ??
140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000142
TsiChung Liewb2028162008-10-21 14:19:26 +0000143/*
wdenkbf9e3b32004-02-12 00:47:09 +0000144 * FLASH organization
145 */
TsiChung Liewb2028162008-10-21 14:19:26 +0000146#define CONFIG_SYS_FLASH_CFI
147#ifdef CONFIG_SYS_FLASH_CFI
148# define CONFIG_FLASH_CFI_DRIVER 1
149# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
150# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
151# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
152# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
153# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
154#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000155
156/*-----------------------------------------------------------------------
157 * Cache Configuration
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000160
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600161#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200162 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600163#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200164 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
166#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
167 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
168 CF_ACR_EN | CF_ACR_SM_ALL)
169#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
170 CF_CACR_DISD | CF_CACR_INVI | \
171 CF_CACR_CEIB | CF_CACR_DCM | \
172 CF_CACR_EUSP)
173
wdenkbf9e3b32004-02-12 00:47:09 +0000174/*-----------------------------------------------------------------------
175 * Memory bank definitions
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
178#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
179#define CONFIG_SYS_BR1_PRELIM 0
180#define CONFIG_SYS_OR1_PRELIM 0
181#define CONFIG_SYS_BR2_PRELIM 0x30000001
182#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
183#define CONFIG_SYS_BR3_PRELIM 0
184#define CONFIG_SYS_OR3_PRELIM 0
185#define CONFIG_SYS_BR4_PRELIM 0
186#define CONFIG_SYS_OR4_PRELIM 0
187#define CONFIG_SYS_BR5_PRELIM 0
188#define CONFIG_SYS_OR5_PRELIM 0
189#define CONFIG_SYS_BR6_PRELIM 0
190#define CONFIG_SYS_OR6_PRELIM 0
191#define CONFIG_SYS_BR7_PRELIM 0x00000701
192#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenkbf9e3b32004-02-12 00:47:09 +0000193
194/*-----------------------------------------------------------------------
195 * Port configuration
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_PACNT 0x00000000
198#define CONFIG_SYS_PADDR 0x0000
199#define CONFIG_SYS_PADAT 0x0000
200#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
201#define CONFIG_SYS_PBDDR 0x0000
202#define CONFIG_SYS_PBDAT 0x0000
203#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500204#endif /* _M5272C3_H */