blob: 2eadbea35d6968c2322f13b9ec6ac96932f380f3 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_DP405 1 /* ...on a DP405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000049#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000050
stroesea20b27a2004-12-16 18:05:42 +000051#define CONFIG_PREBOOT /* enable preboot variable */
52
stroese13fdf8a2003-09-12 08:55:18 +000053#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
55#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000056#define CONFIG_PHY_ADDR 0 /* PHY address */
stroese13fdf8a2003-09-12 08:55:18 +000057
stroese13fdf8a2003-09-12 08:55:18 +000058
Jon Loeliger3c3227f2007-07-07 20:40:43 -050059/*
Jon Loeliger11799432007-07-10 09:02:57 -050060 * BOOTP options
61 */
62#define CONFIG_BOOTP_BOOTFILESIZE
63#define CONFIG_BOOTP_BOOTPATH
64#define CONFIG_BOOTP_GATEWAY
65#define CONFIG_BOOTP_HOSTNAME
66
67
68/*
Jon Loeliger3c3227f2007-07-07 20:40:43 -050069 * Command line configuration.
70 */
71#include <config_cmd_default.h>
72
73#define CONFIG_CMD_BSP
74#define CONFIG_CMD_DHCP
75#define CONFIG_CMD_IRQ
76#define CONFIG_CMD_ELF
77#define CONFIG_CMD_DATE
78#define CONFIG_CMD_I2C
79#define CONFIG_CMD_EEPROM
80
stroese13fdf8a2003-09-12 08:55:18 +000081
wdenkc837dcb2004-01-20 23:12:12 +000082#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000083
wdenkc837dcb2004-01-20 23:12:12 +000084#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
85#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000086
wdenkc837dcb2004-01-20 23:12:12 +000087#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000088
stroesea20b27a2004-12-16 18:05:42 +000089#define CONFIG_PRAM 2 /* reserve 2 kB "protected RAM" */
90
stroese13fdf8a2003-09-12 08:55:18 +000091/*
92 * Miscellaneous configurable options
93 */
94#define CFG_LONGHELP /* undef to save memory */
95#define CFG_PROMPT "=> " /* Monitor Command Prompt */
96
97#undef CFG_HUSH_PARSER /* use "hush" command parser */
98#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +000099#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000100#endif
101
Jon Loeliger3c3227f2007-07-07 20:40:43 -0500102#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000103#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000104#else
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000106#endif
107#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
108#define CFG_MAXARGS 16 /* max number of command args */
109#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
110
wdenkc837dcb2004-01-20 23:12:12 +0000111#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000112
wdenkc837dcb2004-01-20 23:12:12 +0000113#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000114
115#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
116#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
117
wdenkc837dcb2004-01-20 23:12:12 +0000118#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
119#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
120#define CFG_BASE_BAUD 691200
121#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000122
123/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000124#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000125 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
126 57600, 115200, 230400, 460800, 921600 }
127
128#define CFG_LOAD_ADDR 0x100000 /* default load address */
129#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
130
wdenkc837dcb2004-01-20 23:12:12 +0000131#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000132
133#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
134
wdenkc837dcb2004-01-20 23:12:12 +0000135#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000136
wdenkc837dcb2004-01-20 23:12:12 +0000137#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000138
139/*-----------------------------------------------------------------------
140 * PCI stuff
141 *-----------------------------------------------------------------------
142 */
wdenkc837dcb2004-01-20 23:12:12 +0000143#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
144#define PCI_HOST_FORCE 1 /* configure as pci host */
145#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000146
wdenkc837dcb2004-01-20 23:12:12 +0000147#define CONFIG_PCI /* include pci support */
148#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
149#undef CONFIG_PCI_PNP /* do pci plug-and-play */
150 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000151
wdenkc837dcb2004-01-20 23:12:12 +0000152#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000153
wdenkc837dcb2004-01-20 23:12:12 +0000154#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
155#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
156#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
157#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
158#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
159#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
160#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
161#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
162#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000163
164/*
165 * For booting Linux, the board info and command line data
166 * have to be in the first 8 MB of memory, since this is
167 * the maximum mapped by the Linux kernel during initialization.
168 */
169#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
170/*-----------------------------------------------------------------------
171 * FLASH organization
172 */
173#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
174
175#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
176#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
177
178#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
179#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
180
wdenkc837dcb2004-01-20 23:12:12 +0000181#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
182#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
183#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000184/*
185 * The following defines are added for buggy IOP480 byte interface.
186 * All other boards should use the standard values (CPCI405 etc.)
187 */
wdenkc837dcb2004-01-20 23:12:12 +0000188#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
189#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
190#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000191
wdenkc837dcb2004-01-20 23:12:12 +0000192#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000193
194#if 0 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000195#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
196#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroese13fdf8a2003-09-12 08:55:18 +0000197#endif
198
199/*-----------------------------------------------------------------------
200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
202 * Please note that CFG_SDRAM_BASE _must_ start at 0
203 */
204#define CFG_SDRAM_BASE 0x00000000
205#define CFG_FLASH_BASE 0xFFFC0000
206#define CFG_MONITOR_BASE TEXT_BASE
207#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
208#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
209
210#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
211# define CFG_RAMBOOT 1
212#else
213# undef CFG_RAMBOOT
214#endif
215
216/*-----------------------------------------------------------------------
217 * Environment Variable setup
218 */
wdenkc837dcb2004-01-20 23:12:12 +0000219#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
220#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
221#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000222 /* total size of a CAT24WC16 is 2048 bytes */
223
224#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000225#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese13fdf8a2003-09-12 08:55:18 +0000226
227/*-----------------------------------------------------------------------
228 * I2C EEPROM (CAT24WC16) for environment
229 */
230#define CONFIG_HARD_I2C /* I2c with hardware support */
231#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
232#define CFG_I2C_SLAVE 0x7F
233
234#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000235#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
236/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000237#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
238#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
239 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000240 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000241#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
242#define CFG_EEPROM_PAGE_WRITE_ENABLE
243
244/*-----------------------------------------------------------------------
245 * Cache Configuration
246 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200247#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000248 /* have only 8kB, 16kB is save here */
stroese13fdf8a2003-09-12 08:55:18 +0000249#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger3c3227f2007-07-07 20:40:43 -0500250#if defined(CONFIG_CMD_KGDB)
stroese13fdf8a2003-09-12 08:55:18 +0000251#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
252#endif
253
254/*-----------------------------------------------------------------------
255 * External Bus Controller (EBC) Setup
256 */
257
wdenkc837dcb2004-01-20 23:12:12 +0000258#define CAN_BA 0xF0000000 /* CAN Base Address */
259#define RTC_BA 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000260
wdenkc837dcb2004-01-20 23:12:12 +0000261/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
262#define CFG_EBC_PB0AP 0x92015480
263#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000264
265#if 0 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000266/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
267#define CFG_EBC_PB1AP 0x92015480
268#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000269#endif
270
wdenkc837dcb2004-01-20 23:12:12 +0000271/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
272#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
273#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000274
275/*-----------------------------------------------------------------------
276 * FPGA stuff
277 */
wdenkc837dcb2004-01-20 23:12:12 +0000278#define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
279#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
stroese13fdf8a2003-09-12 08:55:18 +0000280
281/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000282#define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
283#define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
284#define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
285#define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
286#define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000287
288/*-----------------------------------------------------------------------
289 * Definitions for initial stack pointer and data area (in data cache)
290 */
291/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000292#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000293
294/* On Chip Memory location */
295#define CFG_OCM_DATA_ADDR 0xF8000000
296#define CFG_OCM_DATA_SIZE 0x1000
297#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
298#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
299
300#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
301#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000302#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000303
304/*-----------------------------------------------------------------------
305 * Definitions for GPIO setup (PPC405EP specific)
306 *
wdenkc837dcb2004-01-20 23:12:12 +0000307 * GPIO0[0] - External Bus Controller BLAST output
308 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000309 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
310 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
311 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
312 * GPIO0[24-27] - UART0 control signal inputs/outputs
313 * GPIO0[28-29] - UART1 data signal input/output
314 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
315 */
wdenkc837dcb2004-01-20 23:12:12 +0000316/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
317/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
318/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
stroese13fdf8a2003-09-12 08:55:18 +0000319/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
wdenkc837dcb2004-01-20 23:12:12 +0000320#define CFG_GPIO0_OSRH 0x40000540 /* 0 ... 15 */
321#define CFG_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
322#define CFG_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
323#define CFG_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
324#define CFG_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
325#define CFG_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
326#define CFG_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
stroese13fdf8a2003-09-12 08:55:18 +0000327
328/*
329 * Internal Definitions
330 *
331 * Boot Flags
332 */
333#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
334#define BOOTFLAG_WARM 0x02 /* Software reboot */
335
336/*
337 * Default speed selection (cpu_plb_opb_ebc) in mhz.
338 * This value will be set if iic boot eprom is disabled.
339 */
340#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000341#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
342#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000343#endif
344#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000345#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
346#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000347#endif
348#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000349#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
350#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000351#endif
352
353#endif /* __CONFIG_H */