blob: b1c8917f216b0f0b40f8f6c0e346d688f8cd995f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk03f5c552004-10-10 21:21:55 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00004 */
5
6/*
7 * mpc8541cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
wdenk03f5c552004-10-10 21:21:55 +000012#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050016#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000017
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050020
Jon Loeliger25eedb22008-03-19 15:02:07 -050021#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050022
wdenk03f5c552004-10-10 21:21:55 +000023#ifndef __ASSEMBLY__
24extern unsigned long get_clock_freq(void);
25#endif
26#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
27
28/*
29 * These can be toggled for performance analysis, otherwise use default.
30 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020031#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000032#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000033
Timur Tabie46fedf2011-08-04 18:03:41 -050034#define CONFIG_SYS_CCSRBAR 0xe0000000
35#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000036
Jon Loeligeraa11d852008-03-17 15:48:18 -050037/* DDR Setup */
Jon Loeligeraa11d852008-03-17 15:48:18 -050038#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
39#define CONFIG_DDR_SPD
Jon Loeligeraa11d852008-03-17 15:48:18 -050040
41#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
42
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
44#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000045
Jon Loeligeraa11d852008-03-17 15:48:18 -050046#define CONFIG_DIMM_SLOTS_PER_CTLR 1
47#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
48
49/* I2C addresses of SPD EEPROMs */
50#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk03f5c552004-10-10 21:21:55 +000051
52/*
53 * Make sure required options are set
54 */
55#ifndef CONFIG_SPD_EEPROM
56#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
57#endif
58
wdenk03f5c552004-10-10 21:21:55 +000059/*
Jon Loeliger7202d432005-07-25 11:13:26 -050060 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000061 */
Jon Loeliger7202d432005-07-25 11:13:26 -050062
63/*
64 * FLASH on the Local Bus
65 * Two banks, 8M each, using the CFI driver.
66 * Boot from BR0/OR0 bank at 0xff00_0000
67 * Alternate BR1/OR1 bank at 0xff80_0000
68 *
69 * BR0, BR1:
70 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
71 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
72 * Port Size = 16 bits = BRx[19:20] = 10
73 * Use GPCM = BRx[24:26] = 000
74 * Valid = BRx[31] = 1
75 *
76 * 0 4 8 12 16 20 24 28
77 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
78 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
79 *
80 * OR0, OR1:
81 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
82 * Reserved ORx[17:18] = 11, confusion here?
83 * CSNT = ORx[20] = 1
84 * ACS = half cycle delay = ORx[21:22] = 11
85 * SCY = 6 = ORx[24:27] = 0110
86 * TRLX = use relaxed timing = ORx[29] = 1
87 * EAD = use external address latch delay = OR[31] = 1
88 *
89 * 0 4 8 12 16 20 24 28
90 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
91 */
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_BR0_PRELIM 0xff801001
96#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +000097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_OR0_PRELIM 0xff806e65
99#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
102#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
103#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
104#undef CONFIG_SYS_FLASH_CHECKSUM
105#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
106#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000107
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200108#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000111
wdenk03f5c552004-10-10 21:21:55 +0000112/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500113 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000114 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
116#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000117
118/*
119 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000121 *
122 * For BR2, need:
123 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
124 * port-size = 32-bits = BR2[19:20] = 11
125 * no parity checking = BR2[21:22] = 00
126 * SDRAM for MSEL = BR2[24:26] = 011
127 * Valid = BR[31] = 1
128 *
129 * 0 4 8 12 16 20 24 28
130 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
131 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000133 * FIXME: the top 17 bits of BR2.
134 */
135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000137
138/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000140 *
141 * For OR2, need:
142 * 64MB mask for AM, OR2[0:7] = 1111 1100
143 * XAM, OR2[17:18] = 11
144 * 9 columns OR2[19-21] = 010
145 * 13 rows OR2[23-25] = 100
146 * EAD set for extra time OR[31] = 1
147 *
148 * 0 4 8 12 16 20 24 28
149 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
150 */
151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
155#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
156#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
157#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000158
159/*
wdenk03f5c552004-10-10 21:21:55 +0000160 * Common settings for all Local Bus SDRAM commands.
161 * At run time, either BSMA1516 (for CPU 1.1)
162 * or BSMA1617 (for CPU 1.0) (old)
163 * is OR'ed in too.
164 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500165#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
166 | LSDMR_PRETOACT7 \
167 | LSDMR_ACTTORW7 \
168 | LSDMR_BL8 \
169 | LSDMR_WRC4 \
170 | LSDMR_CL3 \
171 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000172 )
173
174/*
175 * The CADMUS registers are connected to CS3 on CDS.
176 * The new memory map places CADMUS at 0xf8000000.
177 *
178 * For BR3, need:
179 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
180 * port-size = 8-bits = BR[19:20] = 01
181 * no parity checking = BR[21:22] = 00
182 * GPMC for MSEL = BR[24:26] = 000
183 * Valid = BR[31] = 1
184 *
185 * 0 4 8 12 16 20 24 28
186 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
187 *
188 * For OR3, need:
189 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
190 * disable buffer ctrl OR[19] = 0
191 * CSNT OR[20] = 1
192 * ACS OR[21:22] = 11
193 * XACS OR[23] = 1
194 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
195 * SETA OR[28] = 0
196 * TRLX OR[29] = 1
197 * EHTR OR[30] = 1
198 * EAD extra time OR[31] = 1
199 *
200 * 0 4 8 12 16 20 24 28
201 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
202 */
203
Jon Loeliger25eedb22008-03-19 15:02:07 -0500204#define CONFIG_FSL_CADMUS
205
wdenk03f5c552004-10-10 21:21:55 +0000206#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_BR3_PRELIM 0xf8000801
208#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200212#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000213
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200214#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
218#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000219
220/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_NS16550_SERIAL
222#define CONFIG_SYS_NS16550_REG_SIZE 1
223#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000226 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
229#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000230
Jon Loeliger20476722006-10-20 15:50:15 -0500231/*
232 * I2C
233 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200234#define CONFIG_SYS_I2C
235#define CONFIG_SYS_I2C_FSL
236#define CONFIG_SYS_FSL_I2C_SPEED 400000
237#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
238#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
239#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000240
Timur Tabie8d18542008-07-18 16:52:23 +0200241/* EEPROM */
242#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_I2C_EEPROM_CCID
244#define CONFIG_SYS_ID_EEPROM
245#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
246#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200247
wdenk03f5c552004-10-10 21:21:55 +0000248/*
249 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300250 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk03f5c552004-10-10 21:21:55 +0000251 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600252#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600253#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600254#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600256#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600257#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
259#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000260
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600261#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600262#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600263#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600265#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600266#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
268#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000269
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700270#ifdef CONFIG_LEGACY
271#define BRIDGE_ID 17
272#define VIA_ID 2
273#else
274#define BRIDGE_ID 28
275#define VIA_ID 4
276#endif
wdenk03f5c552004-10-10 21:21:55 +0000277
278#if defined(CONFIG_PCI)
279
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500280#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000281
wdenk03f5c552004-10-10 21:21:55 +0000282
wdenk03f5c552004-10-10 21:21:55 +0000283#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000285
286#endif /* CONFIG_PCI */
287
wdenk03f5c552004-10-10 21:21:55 +0000288#if defined(CONFIG_TSEC_ENET)
289
Kim Phillips255a35772007-05-16 16:52:19 -0500290#define CONFIG_TSEC1 1
291#define CONFIG_TSEC1_NAME "TSEC0"
292#define CONFIG_TSEC2 1
293#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000294#define TSEC1_PHY_ADDR 0
295#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000296#define TSEC1_PHYIDX 0
297#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500298#define TSEC1_FLAGS TSEC_GIGABIT
299#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500300
301/* Options are: TSEC[0-1] */
302#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000303
304#endif /* CONFIG_TSEC_ENET */
305
wdenk03f5c552004-10-10 21:21:55 +0000306/*
307 * Environment
308 */
wdenk03f5c552004-10-10 21:21:55 +0000309
310#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000312
Jon Loeliger2835e512007-06-13 13:22:08 -0500313/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500314 * BOOTP options
315 */
316#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500317
wdenk03f5c552004-10-10 21:21:55 +0000318#undef CONFIG_WATCHDOG /* watchdog disabled */
319
320/*
321 * Miscellaneous configurable options
322 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk03f5c552004-10-10 21:21:55 +0000324
325/*
326 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500327 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000328 * the maximum mapped by the Linux kernel during initialization.
329 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500330#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
331#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000332
Jon Loeliger2835e512007-06-13 13:22:08 -0500333#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000334#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000335#endif
336
wdenk03f5c552004-10-10 21:21:55 +0000337/*
338 * Environment Configuration
339 */
340
341/* The mac addresses for all ethernet interface */
342#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500343#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000344#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000345#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000346#endif
347
348#define CONFIG_IPADDR 192.168.1.253
349
Mario Six5bc05432018-03-28 14:38:20 +0200350#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000351#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000352#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000353
354#define CONFIG_SERVERIP 192.168.1.1
355#define CONFIG_GATEWAYIP 192.168.1.1
356#define CONFIG_NETMASK 255.255.255.0
357
358#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
359
wdenk03f5c552004-10-10 21:21:55 +0000360#define CONFIG_EXTRA_ENV_SETTINGS \
361 "netdev=eth0\0" \
362 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500363 "ramdiskaddr=600000\0" \
364 "ramdiskfile=your.ramdisk.u-boot\0" \
365 "fdtaddr=400000\0" \
366 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000367
368#define CONFIG_NFSBOOTCOMMAND \
369 "setenv bootargs root=/dev/nfs rw " \
370 "nfsroot=$serverip:$rootpath " \
371 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
372 "console=$consoledev,$baudrate $othbootargs;" \
373 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500374 "tftp $fdtaddr $fdtfile;" \
375 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000376
377#define CONFIG_RAMBOOTCOMMAND \
378 "setenv bootargs root=/dev/ram rw " \
379 "console=$consoledev,$baudrate $othbootargs;" \
380 "tftp $ramdiskaddr $ramdiskfile;" \
381 "tftp $loadaddr $bootfile;" \
382 "bootm $loadaddr $ramdiskaddr"
383
384#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
385
wdenk03f5c552004-10-10 21:21:55 +0000386#endif /* __CONFIG_H */