Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Renesas R8A77970 CPG MSSR driver |
| 3 | * |
| 4 | * Copyright (C) 2017-2018 Marek Vasut <marek.vasut@gmail.com> |
| 5 | * |
| 6 | * Based on the following driver from Linux kernel: |
| 7 | * r8a7796 Clock Pulse Generator / Module Standby and Software Reset |
| 8 | * |
| 9 | * Copyright (C) 2016 Glider bvba |
| 10 | * |
| 11 | * SPDX-License-Identifier: GPL-2.0+ |
| 12 | */ |
| 13 | |
| 14 | #include <common.h> |
| 15 | #include <clk-uclass.h> |
| 16 | #include <dm.h> |
| 17 | |
| 18 | #include <dt-bindings/clock/r8a77970-cpg-mssr.h> |
| 19 | |
| 20 | #include "renesas-cpg-mssr.h" |
| 21 | |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame^] | 22 | enum clk_ids { |
| 23 | /* Core Clock Outputs exported to DT */ |
| 24 | LAST_DT_CORE_CLK = R8A77970_CLK_OSC, |
| 25 | |
| 26 | /* External Input Clocks */ |
| 27 | CLK_EXTAL, |
| 28 | CLK_EXTALR, |
| 29 | |
| 30 | /* Internal Core Clocks */ |
| 31 | CLK_MAIN, |
| 32 | CLK_PLL0, |
| 33 | CLK_PLL1, |
| 34 | CLK_PLL2, |
| 35 | CLK_PLL3, |
| 36 | CLK_PLL4, |
| 37 | CLK_PLL1_DIV2, |
| 38 | CLK_PLL1_DIV4, |
| 39 | CLK_PLL0D2, |
| 40 | CLK_PLL0D3, |
| 41 | CLK_PLL0D5, |
| 42 | CLK_PLL1D2, |
| 43 | CLK_PE, |
| 44 | CLK_S0, |
| 45 | CLK_S1, |
| 46 | CLK_S2, |
| 47 | CLK_S3, |
| 48 | CLK_SDSRC, |
| 49 | CLK_RPCSRC, |
| 50 | CLK_SSPSRC, |
| 51 | CLK_RINT, |
| 52 | |
| 53 | /* Module Clocks */ |
| 54 | MOD_CLK_BASE |
| 55 | }; |
| 56 | |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 57 | static const struct cpg_core_clk r8a77970_core_clks[] = { |
| 58 | /* External Clock Inputs */ |
| 59 | DEF_INPUT("extal", CLK_EXTAL), |
| 60 | DEF_INPUT("extalr", CLK_EXTALR), |
| 61 | |
| 62 | /* Internal Core Clocks */ |
| 63 | DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), |
| 64 | DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), |
| 65 | DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), |
| 66 | DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), |
| 67 | |
| 68 | DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), |
| 69 | DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), |
| 70 | DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 4, 1), |
| 71 | DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 6, 1), |
| 72 | DEF_FIXED(".rpcsrc", CLK_RPCSRC, CLK_PLL1, 2, 1), |
| 73 | |
| 74 | /* Core Clock Outputs */ |
| 75 | DEF_BASE("z2", R8A77970_CLK_Z2, CLK_TYPE_GEN3_Z2, CLK_PLL1_DIV4), |
| 76 | DEF_FIXED("ztr", R8A77970_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), |
| 77 | DEF_FIXED("ztrd2", R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), |
| 78 | DEF_FIXED("zt", R8A77970_CLK_ZT, CLK_PLL1_DIV2, 4, 1), |
| 79 | DEF_FIXED("zx", R8A77970_CLK_ZX, CLK_PLL1_DIV2, 3, 1), |
| 80 | DEF_FIXED("s1d1", R8A77970_CLK_S1D1, CLK_S1, 1, 1), |
| 81 | DEF_FIXED("s1d2", R8A77970_CLK_S1D2, CLK_S1, 2, 1), |
| 82 | DEF_FIXED("s1d4", R8A77970_CLK_S1D4, CLK_S1, 4, 1), |
| 83 | DEF_FIXED("s2d1", R8A77970_CLK_S2D1, CLK_S2, 1, 1), |
| 84 | DEF_FIXED("s2d2", R8A77970_CLK_S2D2, CLK_S2, 2, 1), |
| 85 | DEF_FIXED("s2d4", R8A77970_CLK_S2D4, CLK_S2, 4, 1), |
| 86 | |
| 87 | DEF_GEN3_SD("sd0", R8A77970_CLK_SD0, CLK_PLL1_DIV4, 0x0074), |
| 88 | |
| 89 | DEF_GEN3_RPC("rpc", R8A77970_CLK_RPC, CLK_RPCSRC, 0x238), |
| 90 | |
| 91 | DEF_FIXED("cl", R8A77970_CLK_CL, CLK_PLL1_DIV2, 48, 1), |
| 92 | DEF_FIXED("cp", R8A77970_CLK_CP, CLK_EXTAL, 2, 1), |
| 93 | |
| 94 | /* NOTE: HDMI, CSI, CAN etc. clock are missing */ |
| 95 | |
| 96 | DEF_BASE("r", R8A77970_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), |
| 97 | }; |
| 98 | |
| 99 | static const struct mssr_mod_clk r8a77970_mod_clks[] = { |
| 100 | DEF_MOD("ivcp1e", 127, R8A77970_CLK_S2D1), |
| 101 | DEF_MOD("scif4", 203, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */ |
| 102 | DEF_MOD("scif3", 204, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */ |
| 103 | DEF_MOD("scif1", 206, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */ |
| 104 | DEF_MOD("scif0", 207, R8A77970_CLK_S2D4), /* @@ H3=S3D4 */ |
| 105 | DEF_MOD("msiof3", 208, R8A77970_CLK_MSO), |
| 106 | DEF_MOD("msiof2", 209, R8A77970_CLK_MSO), |
| 107 | DEF_MOD("msiof1", 210, R8A77970_CLK_MSO), |
| 108 | DEF_MOD("msiof0", 211, R8A77970_CLK_MSO), |
| 109 | DEF_MOD("mfis", 213, R8A77970_CLK_S2D2), /* @@ H3=S3D2 */ |
| 110 | DEF_MOD("sys-dmac2", 217, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 111 | DEF_MOD("sys-dmac1", 218, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 112 | DEF_MOD("sdif", 314, R8A77970_CLK_SD0), |
| 113 | DEF_MOD("rwdt0", 402, R8A77970_CLK_R), |
| 114 | DEF_MOD("intc-ex", 407, R8A77970_CLK_CP), |
| 115 | DEF_MOD("intc-ap", 408, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 116 | DEF_MOD("hscif3", 517, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 117 | DEF_MOD("hscif2", 518, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 118 | DEF_MOD("hscif1", 519, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 119 | DEF_MOD("hscif0", 520, R8A77970_CLK_S2D1), /* @@ H3=S3D1 */ |
| 120 | DEF_MOD("thermal", 522, R8A77970_CLK_CP), |
| 121 | DEF_MOD("pwm", 523, R8A77970_CLK_S2D4), |
| 122 | DEF_MOD("fcpvd0", 603, R8A77970_CLK_S2D1), |
| 123 | DEF_MOD("vspd0", 623, R8A77970_CLK_S2D1), |
| 124 | DEF_MOD("csi40", 716, R8A77970_CLK_CSI0), |
| 125 | DEF_MOD("du0", 724, R8A77970_CLK_S2D1), |
| 126 | DEF_MOD("lvds", 727, R8A77970_CLK_S2D1), |
| 127 | DEF_MOD("vin3", 808, R8A77970_CLK_S2D1), |
| 128 | DEF_MOD("vin2", 809, R8A77970_CLK_S2D1), |
| 129 | DEF_MOD("vin1", 810, R8A77970_CLK_S2D1), |
| 130 | DEF_MOD("vin0", 811, R8A77970_CLK_S2D1), |
| 131 | DEF_MOD("etheravb", 812, R8A77970_CLK_S2D2), |
| 132 | DEF_MOD("isp", 817, R8A77970_CLK_S2D1), |
| 133 | DEF_MOD("gpio5", 907, R8A77970_CLK_CP), |
| 134 | DEF_MOD("gpio4", 908, R8A77970_CLK_CP), |
| 135 | DEF_MOD("gpio3", 909, R8A77970_CLK_CP), |
| 136 | DEF_MOD("gpio2", 910, R8A77970_CLK_CP), |
| 137 | DEF_MOD("gpio1", 911, R8A77970_CLK_CP), |
| 138 | DEF_MOD("gpio0", 912, R8A77970_CLK_CP), |
| 139 | DEF_MOD("can-fd", 914, R8A77970_CLK_S2D2), |
| 140 | DEF_MOD("rpc", 917, R8A77970_CLK_RPC), |
| 141 | DEF_MOD("i2c4", 927, R8A77970_CLK_S2D2), |
| 142 | DEF_MOD("i2c3", 928, R8A77970_CLK_S2D2), |
| 143 | DEF_MOD("i2c2", 929, R8A77970_CLK_S2D2), |
| 144 | DEF_MOD("i2c1", 930, R8A77970_CLK_S2D2), |
| 145 | DEF_MOD("i2c0", 931, R8A77970_CLK_S2D2), |
| 146 | }; |
| 147 | |
| 148 | static const struct mstp_stop_table r8a77970_mstp_table[] = { |
| 149 | { 0x00230000, 0x0 }, { 0xFFFFFFFF, 0x0 }, |
| 150 | { 0x14062FD8, 0x2040 }, { 0xFFFFFFDF, 0x400 }, |
| 151 | { 0x80000184, 0x180 }, { 0x83FFFFFF, 0x0 }, |
| 152 | { 0xFFFFFFFF, 0x0 }, { 0xFFFFFFFF, 0x0 }, |
| 153 | { 0x7FF3FFF4, 0x0 }, { 0xFBF7FF97, 0x0 }, |
| 154 | { 0xFFFEFFE0, 0x0 }, { 0x000000B7, 0x0 }, |
| 155 | }; |
| 156 | |
| 157 | static const struct cpg_mssr_info r8a77970_cpg_mssr_info = { |
| 158 | .core_clk = r8a77970_core_clks, |
| 159 | .core_clk_size = ARRAY_SIZE(r8a77970_core_clks), |
| 160 | .mod_clk = r8a77970_mod_clks, |
| 161 | .mod_clk_size = ARRAY_SIZE(r8a77970_mod_clks), |
| 162 | .mstp_table = r8a77970_mstp_table, |
| 163 | .mstp_table_size = ARRAY_SIZE(r8a77970_mstp_table), |
| 164 | .reset_node = "renesas,r8a77970-rst", |
| 165 | .extalr_node = "extalr", |
Marek Vasut | f11c967 | 2018-01-08 16:05:28 +0100 | [diff] [blame^] | 166 | .mod_clk_base = MOD_CLK_BASE, |
| 167 | .clk_extal_id = CLK_EXTAL, |
| 168 | .clk_extalr_id = CLK_EXTALR, |
Marek Vasut | f77b5a4 | 2018-01-08 14:01:40 +0100 | [diff] [blame] | 169 | }; |
| 170 | |
| 171 | static const struct udevice_id r8a77970_clk_ids[] = { |
| 172 | { |
| 173 | .compatible = "renesas,r8a77970-cpg-mssr", |
| 174 | .data = (ulong)&r8a77970_cpg_mssr_info |
| 175 | }, |
| 176 | { } |
| 177 | }; |
| 178 | |
| 179 | U_BOOT_DRIVER(clk_r8a77970) = { |
| 180 | .name = "clk_r8a77970", |
| 181 | .id = UCLASS_CLK, |
| 182 | .of_match = r8a77970_clk_ids, |
| 183 | .priv_auto_alloc_size = sizeof(struct gen3_clk_priv), |
| 184 | .ops = &gen3_clk_ops, |
| 185 | .probe = gen3_clk_probe, |
| 186 | .remove = gen3_clk_remove, |
| 187 | }; |