blob: bc4c7331358ec2fdad71fb01c0db7f98eadfbc13 [file] [log] [blame]
Timur Tabic59e1b42010-06-14 15:28:24 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabic59e1b42010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabic59e1b42010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Tang Yuantian840a5182014-11-07 14:46:18 +080014#define CONFIG_DISPLAY_BOARDINFO
15
Jiang Yutang9899ac12011-01-24 18:21:15 +080016#ifdef CONFIG_36BIT
17#define CONFIG_PHYS_64BIT
18#endif
19
Matthew McClintockaf253602012-05-18 06:04:17 +000020#ifdef CONFIG_SDCARD
Ying Zhang7c8eea52013-08-16 15:16:12 +080021#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
22#define CONFIG_SPL_ENV_SUPPORT
23#define CONFIG_SPL_SERIAL_SUPPORT
24#define CONFIG_SPL_MMC_SUPPORT
25#define CONFIG_SPL_MMC_MINIMAL
26#define CONFIG_SPL_FLUSH_IMAGE
27#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
28#define CONFIG_SPL_LIBGENERIC_SUPPORT
29#define CONFIG_SPL_LIBCOMMON_SUPPORT
30#define CONFIG_SPL_I2C_SUPPORT
31#define CONFIG_FSL_LAW /* Use common FSL init code */
32#define CONFIG_SYS_TEXT_BASE 0x11001000
33#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +080034#define CONFIG_SPL_PAD_TO 0x20000
35#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053036#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080037#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
38#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080039#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080040#define CONFIG_SYS_MPC85XX_NO_RESETVEC
41#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
42#define CONFIG_SPL_MMC_BOOT
43#ifdef CONFIG_SPL_BUILD
44#define CONFIG_SPL_COMMON_INIT_DDR
45#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000046#endif
47
48#ifdef CONFIG_SPIFLASH
Ying Zhang382ce7e2013-08-16 15:16:14 +080049#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
50#define CONFIG_SPL_ENV_SUPPORT
51#define CONFIG_SPL_SERIAL_SUPPORT
52#define CONFIG_SPL_SPI_SUPPORT
53#define CONFIG_SPL_SPI_FLASH_SUPPORT
54#define CONFIG_SPL_SPI_FLASH_MINIMAL
55#define CONFIG_SPL_FLUSH_IMAGE
56#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
57#define CONFIG_SPL_LIBGENERIC_SUPPORT
58#define CONFIG_SPL_LIBCOMMON_SUPPORT
59#define CONFIG_SPL_I2C_SUPPORT
60#define CONFIG_FSL_LAW /* Use common FSL init code */
61#define CONFIG_SYS_TEXT_BASE 0x11001000
62#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhangee4d6512014-01-24 15:50:06 +080063#define CONFIG_SPL_PAD_TO 0x20000
64#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053065#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080066#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
67#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080068#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080069#define CONFIG_SYS_MPC85XX_NO_RESETVEC
70#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
71#define CONFIG_SPL_SPI_BOOT
72#ifdef CONFIG_SPL_BUILD
73#define CONFIG_SPL_COMMON_INIT_DDR
74#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000075#endif
76
Matthew McClintockf45210d2013-02-18 10:02:19 +000077#define CONFIG_NAND_FSL_ELBC
York Sun9407c3f2013-12-17 11:21:08 -080078#define CONFIG_SYS_NAND_MAX_ECCPOS 56
79#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockf45210d2013-02-18 10:02:19 +000080
81#ifdef CONFIG_NAND
Ying Zhang5d97fe22013-08-16 15:16:16 +080082#ifdef CONFIG_TPL_BUILD
83#define CONFIG_SPL_NAND_BOOT
84#define CONFIG_SPL_FLUSH_IMAGE
85#define CONFIG_SPL_ENV_SUPPORT
86#define CONFIG_SPL_NAND_INIT
87#define CONFIG_SPL_SERIAL_SUPPORT
88#define CONFIG_SPL_LIBGENERIC_SUPPORT
89#define CONFIG_SPL_LIBCOMMON_SUPPORT
90#define CONFIG_SPL_I2C_SUPPORT
91#define CONFIG_SPL_NAND_SUPPORT
92#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
93#define CONFIG_SPL_COMMON_INIT_DDR
94#define CONFIG_SPL_MAX_SIZE (128 << 10)
95#define CONFIG_SPL_TEXT_BASE 0xf8f81000
96#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053097#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang5d97fe22013-08-16 15:16:16 +080098#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
99#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
100#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
101#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000102#define CONFIG_SPL_INIT_MINIMAL
103#define CONFIG_SPL_SERIAL_SUPPORT
104#define CONFIG_SPL_NAND_SUPPORT
Matthew McClintockf45210d2013-02-18 10:02:19 +0000105#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang5d97fe22013-08-16 15:16:16 +0800106#define CONFIG_SPL_TEXT_BASE 0xff800000
107#define CONFIG_SPL_MAX_SIZE 4096
108#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
109#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
110#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
111#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
112#endif
113#define CONFIG_SPL_PAD_TO 0x20000
114#define CONFIG_TPL_PAD_TO 0x20000
115#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
116#define CONFIG_SYS_TEXT_BASE 0x11001000
117#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockf45210d2013-02-18 10:02:19 +0000118#endif
119
Timur Tabic59e1b42010-06-14 15:28:24 -0500120/* High Level Configuration Options */
121#define CONFIG_BOOKE /* BOOKE */
122#define CONFIG_E500 /* BOOKE e500 family */
Timur Tabic59e1b42010-06-14 15:28:24 -0500123#define CONFIG_P1022
124#define CONFIG_P1022DS
125#define CONFIG_MP /* support multiple processors */
126
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200127#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530128#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200129#endif
130
Kumar Gala7a577fd2011-01-12 02:48:53 -0600131#ifndef CONFIG_RESET_VECTOR_ADDRESS
132#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
133#endif
134
Timur Tabic59e1b42010-06-14 15:28:24 -0500135#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
136#define CONFIG_PCI /* Enable PCI/PCIE */
137#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
138#define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
139#define CONFIG_PCIE3 /* PCIE controler 3 (ULI bridge) */
140#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
141#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
142#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
143
Timur Tabic59e1b42010-06-14 15:28:24 -0500144#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabibabb3482011-09-06 09:36:06 -0500145
146#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500147#define CONFIG_ADDR_MAP
148#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800149#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500150
151#define CONFIG_FSL_LAW /* Use common FSL init code */
152
153#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
154#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
155#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
156
157/*
158 * These can be toggled for performance analysis, otherwise use default.
159 */
160#define CONFIG_L2_CACHE
161#define CONFIG_BTB
162
163#define CONFIG_SYS_MEMTEST_START 0x00000000
164#define CONFIG_SYS_MEMTEST_END 0x7fffffff
165
Timur Tabie46fedf2011-08-04 18:03:41 -0500166#define CONFIG_SYS_CCSRBAR 0xffe00000
167#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabic59e1b42010-06-14 15:28:24 -0500168
Matthew McClintockf45210d2013-02-18 10:02:19 +0000169/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
170 SPL code*/
171#ifdef CONFIG_SPL_BUILD
172#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
173#endif
174
175
Timur Tabic59e1b42010-06-14 15:28:24 -0500176/* DDR Setup */
177#define CONFIG_DDR_SPD
178#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -0700179#define CONFIG_SYS_FSL_DDR3
Timur Tabic59e1b42010-06-14 15:28:24 -0500180
181#ifdef CONFIG_DDR_ECC
182#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
183#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
184#endif
185
186#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
187#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
188
189#define CONFIG_NUM_DDR_CONTROLLERS 1
190#define CONFIG_DIMM_SLOTS_PER_CTLR 1
191#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
192
193/* I2C addresses of SPD EEPROMs */
194#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac39f44d2011-01-31 22:18:47 -0600195#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabic59e1b42010-06-14 15:28:24 -0500196
Matthew McClintockf45210d2013-02-18 10:02:19 +0000197/* These are used when DDR doesn't use SPD. */
198#define CONFIG_SYS_SDRAM_SIZE 2048
199#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
200#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
201#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
202#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
203#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
204#define CONFIG_SYS_DDR_TIMING_3 0x00010000
205#define CONFIG_SYS_DDR_TIMING_0 0x40110104
206#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
207#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
208#define CONFIG_SYS_DDR_MODE_1 0x00441221
209#define CONFIG_SYS_DDR_MODE_2 0x00000000
210#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
211#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
212#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
213#define CONFIG_SYS_DDR_CONTROL 0xc7000008
214#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
215#define CONFIG_SYS_DDR_TIMING_4 0x00220001
216#define CONFIG_SYS_DDR_TIMING_5 0x02401400
217#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
218#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
219
220
Timur Tabic59e1b42010-06-14 15:28:24 -0500221/*
222 * Memory map
223 *
224 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
225 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
226 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
227 *
228 * Localbus cacheable (TBD)
229 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
230 *
231 * Localbus non-cacheable
232 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
233 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockf45210d2013-02-18 10:02:19 +0000234 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabic59e1b42010-06-14 15:28:24 -0500235 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
236 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
237 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
238 */
239
240/*
241 * Local Bus Definitions
242 */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000243#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800244#ifdef CONFIG_PHYS_64BIT
Matthew McClintockf45210d2013-02-18 10:02:19 +0000245#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800246#else
247#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
248#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500249
250#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockf45210d2013-02-18 10:02:19 +0000251 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabic59e1b42010-06-14 15:28:24 -0500252#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
253
Matthew McClintockf45210d2013-02-18 10:02:19 +0000254#ifdef CONFIG_NAND
255#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
256#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
257#else
Timur Tabic59e1b42010-06-14 15:28:24 -0500258#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
259#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000260#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500261
Matthew McClintockf45210d2013-02-18 10:02:19 +0000262#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabic59e1b42010-06-14 15:28:24 -0500263#define CONFIG_SYS_FLASH_QUIET_TEST
264#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
265
Matthew McClintockf45210d2013-02-18 10:02:19 +0000266#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabic59e1b42010-06-14 15:28:24 -0500267#define CONFIG_SYS_MAX_FLASH_SECT 1024
268
Matthew McClintockf45210d2013-02-18 10:02:19 +0000269#ifndef CONFIG_SYS_MONITOR_BASE
270#ifdef CONFIG_SPL_BUILD
271#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
272#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200273#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000274#endif
275#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500276
277#define CONFIG_FLASH_CFI_DRIVER
278#define CONFIG_SYS_FLASH_CFI
279#define CONFIG_SYS_FLASH_EMPTY_INFO
280
Matthew McClintockf45210d2013-02-18 10:02:19 +0000281/* Nand Flash */
282#if defined(CONFIG_NAND_FSL_ELBC)
283#define CONFIG_SYS_NAND_BASE 0xff800000
284#ifdef CONFIG_PHYS_64BIT
285#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
286#else
287#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
288#endif
289
Ying Zhang5d97fe22013-08-16 15:16:16 +0800290#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockf45210d2013-02-18 10:02:19 +0000291#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockf45210d2013-02-18 10:02:19 +0000292#define CONFIG_CMD_NAND 1
Ying Zhang5d97fe22013-08-16 15:16:16 +0800293#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000294#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
295
296/* NAND flash config */
297#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
298 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
299 | BR_PS_8 /* Port Size = 8 bit */ \
300 | BR_MS_FCM /* MSEL = FCM */ \
301 | BR_V) /* valid */
302#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
303 | OR_FCM_PGS /* Large Page*/ \
304 | OR_FCM_CSCT \
305 | OR_FCM_CST \
306 | OR_FCM_CHT \
307 | OR_FCM_SCY_1 \
308 | OR_FCM_TRLX \
309 | OR_FCM_EHTR)
310#ifdef CONFIG_NAND
311#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
312#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
313#else
314#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
315#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
316#endif
317
318#endif /* CONFIG_NAND_FSL_ELBC */
319
Timur Tabic59e1b42010-06-14 15:28:24 -0500320#define CONFIG_BOARD_EARLY_INIT_F
321#define CONFIG_BOARD_EARLY_INIT_R
322#define CONFIG_MISC_INIT_R
Timur Tabia2d12f82010-07-21 16:56:19 -0500323#define CONFIG_HWCONFIG
Timur Tabic59e1b42010-06-14 15:28:24 -0500324
325#define CONFIG_FSL_NGPIXIS
326#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800327#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500328#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800329#else
330#define PIXIS_BASE_PHYS PIXIS_BASE
331#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500332
333#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
334#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
335
336#define PIXIS_LBMAP_SWITCH 7
York Sun29068452011-01-26 10:30:00 -0800337#define PIXIS_LBMAP_MASK 0xF0
Timur Tabic59e1b42010-06-14 15:28:24 -0500338#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockf45210d2013-02-18 10:02:19 +0000339#define PIXIS_SPD 0x07
340#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800341#define PIXIS_ELBC_SPI_MASK 0xc0
342#define PIXIS_SPI 0x80
Timur Tabic59e1b42010-06-14 15:28:24 -0500343
344#define CONFIG_SYS_INIT_RAM_LOCK
345#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200346#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabic59e1b42010-06-14 15:28:24 -0500347
Timur Tabic59e1b42010-06-14 15:28:24 -0500348#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200349 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabic59e1b42010-06-14 15:28:24 -0500350#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
351
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530352#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang07b5edc2011-11-02 09:16:44 +0800353#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabic59e1b42010-06-14 15:28:24 -0500354
355/*
Ying Zhang7c8eea52013-08-16 15:16:12 +0800356 * Config the L2 Cache as L2 SRAM
357*/
358#if defined(CONFIG_SPL_BUILD)
Ying Zhang382ce7e2013-08-16 15:16:14 +0800359#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800360#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
361#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
362#define CONFIG_SYS_L2_SIZE (256 << 10)
363#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
364#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang27585bd2014-01-24 15:50:08 +0800365#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800366#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang27585bd2014-01-24 15:50:08 +0800367#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
368#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800369#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800370#elif defined(CONFIG_NAND)
371#ifdef CONFIG_TPL_BUILD
372#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
373#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
374#define CONFIG_SYS_L2_SIZE (256 << 10)
375#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
376#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
377#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
378#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
379#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
380#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
381#else
382#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
383#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
384#define CONFIG_SYS_L2_SIZE (256 << 10)
385#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
386#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
387#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
388#endif
Ying Zhang7c8eea52013-08-16 15:16:12 +0800389#endif
390#endif
391
392/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500393 * Serial Port
394 */
395#define CONFIG_CONS_INDEX 1
Timur Tabic59e1b42010-06-14 15:28:24 -0500396#define CONFIG_SYS_NS16550_SERIAL
397#define CONFIG_SYS_NS16550_REG_SIZE 1
398#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800399#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000400#define CONFIG_NS16550_MIN_FUNCTIONS
401#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500402
403#define CONFIG_SYS_BAUDRATE_TABLE \
404 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
405
406#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
407#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
408
409/* Use the HUSH parser */
410#define CONFIG_SYS_HUSH_PARSER
Timur Tabic59e1b42010-06-14 15:28:24 -0500411
Timur Tabic59e1b42010-06-14 15:28:24 -0500412/* Video */
Timur Tabiba8e76b2011-04-11 14:18:22 -0500413
Timur Tabid5e01e42010-09-24 01:25:53 +0200414#ifdef CONFIG_FSL_DIU_FB
415#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
416#define CONFIG_VIDEO
417#define CONFIG_CMD_BMP
Timur Tabic59e1b42010-06-14 15:28:24 -0500418#define CONFIG_CFB_CONSOLE
Timur Tabi7d3053f2011-02-15 17:09:19 -0600419#define CONFIG_VIDEO_SW_CURSOR
Timur Tabic59e1b42010-06-14 15:28:24 -0500420#define CONFIG_VGA_AS_SINGLE_DEVICE
Timur Tabid5e01e42010-09-24 01:25:53 +0200421#define CONFIG_VIDEO_LOGO
422#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi55b05232010-09-16 16:35:44 -0500423#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
424/*
425 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
426 * disable empty flash sector detection, which is I/O-intensive.
427 */
428#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabic59e1b42010-06-14 15:28:24 -0500429#endif
430
Timur Tabiba8e76b2011-04-11 14:18:22 -0500431#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang218a7582011-01-24 18:21:19 +0800432#endif
433
434#ifdef CONFIG_ATI
435#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
436#define CONFIG_VIDEO
437#define CONFIG_BIOSEMU
438#define CONFIG_VIDEO_SW_CURSOR
439#define CONFIG_ATI_RADEON_FB
440#define CONFIG_VIDEO_LOGO
441#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
442#define CONFIG_CFB_CONSOLE
443#define CONFIG_VGA_AS_SINGLE_DEVICE
444#endif
445
Timur Tabic59e1b42010-06-14 15:28:24 -0500446/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200447#define CONFIG_SYS_I2C
448#define CONFIG_SYS_I2C_FSL
449#define CONFIG_SYS_FSL_I2C_SPEED 400000
450#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
451#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
452#define CONFIG_SYS_FSL_I2C2_SPEED 400000
453#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
454#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabic59e1b42010-06-14 15:28:24 -0500455#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabic59e1b42010-06-14 15:28:24 -0500456
457/*
458 * I2C2 EEPROM
459 */
460#define CONFIG_ID_EEPROM
461#define CONFIG_SYS_I2C_EEPROM_NXID
462#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
463#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
464#define CONFIG_SYS_EEPROM_BUS_NUM 1
465
466/*
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800467 * eSPI - Enhanced SPI
468 */
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800469
470#define CONFIG_HARD_SPI
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800471
472#define CONFIG_CMD_SF
473#define CONFIG_SF_DEFAULT_SPEED 10000000
474#define CONFIG_SF_DEFAULT_MODE 0
475
476/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500477 * General PCI
478 * Memory space is mapped 1-1, but I/O space must start from 0.
479 */
480
481/* controller 1, Slot 2, tgtid 1, Base address a000 */
482#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800483#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500484#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
485#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800486#else
487#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
488#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
489#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500490#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
491#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
492#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800493#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500494#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800495#else
496#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
497#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500498#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
499
500/* controller 2, direct to uli, tgtid 2, Base address 9000 */
501#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800502#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500503#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
504#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800505#else
506#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
507#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
508#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500509#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
510#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
511#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800512#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500513#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800514#else
515#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
516#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500517#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
518
519/* controller 3, Slot 1, tgtid 3, Base address b000 */
520#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800521#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500522#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
523#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800524#else
525#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
526#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
527#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500528#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
529#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
530#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800531#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500532#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800533#else
534#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
535#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500536#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
537
538#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000539#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabic59e1b42010-06-14 15:28:24 -0500540#define CONFIG_PCI_PNP /* do pci plug-and-play */
541#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
542#endif
543
544/* SATA */
545#define CONFIG_LIBATA
546#define CONFIG_FSL_SATA
Zang Roy-R619119760b272012-11-26 00:05:38 +0000547#define CONFIG_FSL_SATA_V2
Timur Tabic59e1b42010-06-14 15:28:24 -0500548
549#define CONFIG_SYS_SATA_MAX_DEVICE 2
550#define CONFIG_SATA1
551#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
552#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
553#define CONFIG_SATA2
554#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
555#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
556
557#ifdef CONFIG_FSL_SATA
558#define CONFIG_LBA48
559#define CONFIG_CMD_SATA
560#define CONFIG_DOS_PARTITION
561#define CONFIG_CMD_EXT2
562#endif
563
564#define CONFIG_MMC
565#ifdef CONFIG_MMC
566#define CONFIG_CMD_MMC
567#define CONFIG_FSL_ESDHC
568#define CONFIG_GENERIC_MMC
569#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
570#endif
571
572#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
573#define CONFIG_CMD_EXT2
574#define CONFIG_CMD_FAT
575#define CONFIG_DOS_PARTITION
576#endif
577
578#define CONFIG_TSEC_ENET
579#ifdef CONFIG_TSEC_ENET
580
581#define CONFIG_TSECV2
Timur Tabic59e1b42010-06-14 15:28:24 -0500582
583#define CONFIG_MII /* MII PHY management */
584#define CONFIG_TSEC1 1
585#define CONFIG_TSEC1_NAME "eTSEC1"
586#define CONFIG_TSEC2 1
587#define CONFIG_TSEC2_NAME "eTSEC2"
588
589#define TSEC1_PHY_ADDR 1
590#define TSEC2_PHY_ADDR 2
591
592#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
593#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
594
595#define TSEC1_PHYIDX 0
596#define TSEC2_PHYIDX 0
597
598#define CONFIG_ETHPRIME "eTSEC1"
599
600#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
601#endif
602
603/*
Yangbo Lu94b383e2014-10-16 10:58:55 +0800604 * Dynamic MTD Partition support with mtdparts
605 */
606#define CONFIG_MTD_DEVICE
607#define CONFIG_MTD_PARTITIONS
608#define CONFIG_CMD_MTDPARTS
609#define CONFIG_FLASH_CFI_MTD
610#ifdef CONFIG_PHYS_64BIT
611#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
612#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
613 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
614 "512k(dtb),768k(u-boot)"
615#else
616#define MTDIDS_DEFAULT "nor0=e8000000.nor"
617#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
618 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
619 "512k(dtb),768k(u-boot)"
620#endif
621
622/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500623 * Environment
624 */
Ying Zhang382ce7e2013-08-16 15:16:14 +0800625#ifdef CONFIG_SPIFLASH
Matthew McClintockaf253602012-05-18 06:04:17 +0000626#define CONFIG_ENV_IS_IN_SPI_FLASH
627#define CONFIG_ENV_SPI_BUS 0
628#define CONFIG_ENV_SPI_CS 0
629#define CONFIG_ENV_SPI_MAX_HZ 10000000
630#define CONFIG_ENV_SPI_MODE 0
631#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
632#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
633#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang7c8eea52013-08-16 15:16:12 +0800634#elif defined(CONFIG_SDCARD)
Matthew McClintockaf253602012-05-18 06:04:17 +0000635#define CONFIG_ENV_IS_IN_MMC
Ying Zhang7c8eea52013-08-16 15:16:12 +0800636#define CONFIG_FSL_FIXED_MMC_LOCATION
Timur Tabic59e1b42010-06-14 15:28:24 -0500637#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000638#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockf45210d2013-02-18 10:02:19 +0000639#elif defined(CONFIG_NAND)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800640#ifdef CONFIG_TPL_BUILD
641#define CONFIG_ENV_SIZE 0x2000
642#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
643#else
Matthew McClintockaf253602012-05-18 06:04:17 +0000644#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang5d97fe22013-08-16 15:16:16 +0800645#endif
646#define CONFIG_ENV_IS_IN_NAND
647#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockaf253602012-05-18 06:04:17 +0000648#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000649#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockaf253602012-05-18 06:04:17 +0000650#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
651#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
652#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000653#else
654#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockaf253602012-05-18 06:04:17 +0000655#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Matthew McClintockaf253602012-05-18 06:04:17 +0000656#define CONFIG_ENV_SIZE 0x2000
657#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
658#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500659
660#define CONFIG_LOADS_ECHO
661#define CONFIG_SYS_LOADS_BAUD_CHANGE
662
663/*
664 * Command line configuration.
665 */
Kumar Gala79ee3442010-06-09 22:59:41 -0500666#define CONFIG_CMD_ERRATA
Timur Tabic59e1b42010-06-14 15:28:24 -0500667#define CONFIG_CMD_IRQ
Timur Tabic59e1b42010-06-14 15:28:24 -0500668#define CONFIG_CMD_I2C
669#define CONFIG_CMD_MII
Kumar Gala79ee3442010-06-09 22:59:41 -0500670#define CONFIG_CMD_PING
Matthew McClintockb8339e22010-12-17 17:26:41 -0600671#define CONFIG_CMD_REGINFO
Timur Tabic59e1b42010-06-14 15:28:24 -0500672
673#ifdef CONFIG_PCI
674#define CONFIG_CMD_PCI
Timur Tabic59e1b42010-06-14 15:28:24 -0500675#endif
676
677/*
678 * USB
679 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000680#define CONFIG_HAS_FSL_DR_USB
681#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabic59e1b42010-06-14 15:28:24 -0500682#define CONFIG_USB_EHCI
683
684#ifdef CONFIG_USB_EHCI
685#define CONFIG_CMD_USB
686#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
687#define CONFIG_USB_EHCI_FSL
688#define CONFIG_USB_STORAGE
689#define CONFIG_CMD_FAT
690#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000691#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500692
693/*
694 * Miscellaneous configurable options
695 */
696#define CONFIG_SYS_LONGHELP /* undef to save memory */
697#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500698#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabic59e1b42010-06-14 15:28:24 -0500699#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabic59e1b42010-06-14 15:28:24 -0500700#ifdef CONFIG_CMD_KGDB
701#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
702#else
703#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
704#endif
705/* Print Buffer Size */
706#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
707#define CONFIG_SYS_MAXARGS 16
708#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabic59e1b42010-06-14 15:28:24 -0500709
710/*
711 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500712 * have to be in the first 64 MB of memory, since this is
Timur Tabic59e1b42010-06-14 15:28:24 -0500713 * the maximum mapped by the Linux kernel during initialization.
714 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500715#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
716#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabic59e1b42010-06-14 15:28:24 -0500717
Timur Tabic59e1b42010-06-14 15:28:24 -0500718#ifdef CONFIG_CMD_KGDB
719#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabic59e1b42010-06-14 15:28:24 -0500720#endif
721
722/*
723 * Environment Configuration
724 */
725
726#define CONFIG_HOSTNAME p1022ds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000727#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000728#define CONFIG_BOOTFILE "uImage"
Timur Tabic59e1b42010-06-14 15:28:24 -0500729#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
730
731#define CONFIG_LOADADDR 1000000
732
733#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Timur Tabic59e1b42010-06-14 15:28:24 -0500734
735#define CONFIG_BAUDRATE 115200
736
Timur Tabi84e34b62012-05-04 12:21:29 +0000737#define CONFIG_EXTRA_ENV_SETTINGS \
738 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200739 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
740 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi84e34b62012-05-04 12:21:29 +0000741 "tftpflash=tftpboot $loadaddr $uboot && " \
742 "protect off $ubootaddr +$filesize && " \
743 "erase $ubootaddr +$filesize && " \
744 "cp.b $loadaddr $ubootaddr $filesize && " \
745 "protect on $ubootaddr +$filesize && " \
746 "cmp.b $loadaddr $ubootaddr $filesize\0" \
747 "consoledev=ttyS0\0" \
748 "ramdiskaddr=2000000\0" \
749 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
750 "fdtaddr=c00000\0" \
751 "fdtfile=p1022ds.dtb\0" \
752 "bdev=sda3\0" \
Timur Tabiba8e76b2011-04-11 14:18:22 -0500753 "hwconfig=esdhc;audclk:12\0"
Timur Tabic59e1b42010-06-14 15:28:24 -0500754
755#define CONFIG_HDBOOT \
756 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000757 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500758 "tftp $loadaddr $bootfile;" \
759 "tftp $fdtaddr $fdtfile;" \
760 "bootm $loadaddr - $fdtaddr"
761
762#define CONFIG_NFSBOOTCOMMAND \
763 "setenv bootargs root=/dev/nfs rw " \
764 "nfsroot=$serverip:$rootpath " \
765 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000766 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500767 "tftp $loadaddr $bootfile;" \
768 "tftp $fdtaddr $fdtfile;" \
769 "bootm $loadaddr - $fdtaddr"
770
771#define CONFIG_RAMBOOTCOMMAND \
772 "setenv bootargs root=/dev/ram rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000773 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500774 "tftp $ramdiskaddr $ramdiskfile;" \
775 "tftp $loadaddr $bootfile;" \
776 "tftp $fdtaddr $fdtfile;" \
777 "bootm $loadaddr $ramdiskaddr $fdtaddr"
778
779#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
780
781#endif