Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
jason | 6af3a0e | 2013-11-06 22:59:08 +0800 | [diff] [blame] | 2 | /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 3 | * Hayden Fraser (Hayden.Fraser@freescale.com) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _M5253DEMO_H |
| 7 | #define _M5253DEMO_H |
| 8 | |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 9 | #define CONFIG_MCFTMR |
| 10 | |
| 11 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 12 | #define CONFIG_SYS_UART_PORT (0) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 13 | |
| 14 | #undef CONFIG_WATCHDOG /* disable watchdog */ |
| 15 | |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 16 | |
| 17 | /* Configuration for environment |
| 18 | * Environment is embedded in u-boot in the second sector of the flash |
| 19 | */ |
| 20 | #ifdef CONFIG_MONITOR_IS_IN_RAM |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 21 | # define CONFIG_ENV_OFFSET 0x4000 |
| 22 | # define CONFIG_ENV_SECT_SIZE 0x1000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 23 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 24 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 25 | # define CONFIG_ENV_SECT_SIZE 0x1000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 26 | #endif |
| 27 | |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 28 | #define LDS_BOARD_TEXT \ |
Simon Glass | 0649cd0 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 29 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 30 | env/embedded.o(.text*); |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 31 | |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 32 | /* |
| 33 | * Command line configuration. |
| 34 | */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 35 | |
Simon Glass | fc843a0 | 2017-05-17 03:25:30 -0600 | [diff] [blame] | 36 | #ifdef CONFIG_IDE |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 37 | /* ATA */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 38 | # define CONFIG_IDE_RESET 1 |
| 39 | # define CONFIG_IDE_PREINIT 1 |
| 40 | # define CONFIG_ATAPI |
| 41 | # undef CONFIG_LBA48 |
| 42 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 43 | # define CONFIG_SYS_IDE_MAXBUS 1 |
| 44 | # define CONFIG_SYS_IDE_MAXDEVICE 2 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 45 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) |
| 47 | # define CONFIG_SYS_ATA_IDE0_OFFSET 0 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ |
| 50 | # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ |
| 51 | # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ |
| 52 | # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 53 | #endif |
| 54 | |
| 55 | #define CONFIG_DRIVER_DM9000 |
| 56 | #ifdef CONFIG_DRIVER_DM9000 |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 57 | # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 58 | # define DM9000_IO CONFIG_DM9000_BASE |
| 59 | # define DM9000_DATA (CONFIG_DM9000_BASE + 4) |
| 60 | # undef CONFIG_DM9000_DEBUG |
Jason Jin | f73e7d6 | 2011-08-19 10:18:15 +0800 | [diff] [blame] | 61 | # define CONFIG_DM9000_BYTE_SWAPPED |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 62 | |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 63 | # define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 64 | |
| 65 | # define CONFIG_EXTRA_ENV_SETTINGS \ |
| 66 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 67 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 68 | "loadaddr=10000\0" \ |
| 69 | "u-boot=u-boot.bin\0" \ |
| 70 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 71 | "upd=run load; run prog\0" \ |
TsiChung Liew | ac265f7 | 2010-03-10 11:56:36 -0600 | [diff] [blame] | 72 | "prog=prot off 0xff800000 0xff82ffff;" \ |
| 73 | "era 0xff800000 0xff82ffff;" \ |
TsiChung Liew | f26a247 | 2010-03-15 19:39:21 -0500 | [diff] [blame] | 74 | "cp.b ${loadaddr} 0xff800000 ${filesize};" \ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 75 | "save\0" \ |
| 76 | "" |
| 77 | #endif |
| 78 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 79 | #define CONFIG_HOSTNAME "M5253DEMO" |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 80 | |
TsiChung Liew | eec567a | 2008-08-19 03:01:19 +0600 | [diff] [blame] | 81 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_I2C |
| 83 | #define CONFIG_SYS_I2C_FSL |
| 84 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 |
| 85 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 86 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
| 88 | #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) |
| 89 | #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) |
| 90 | #define CONFIG_SYS_I2C_PINMUX_SET (0) |
TsiChung Liew | eec567a | 2008-08-19 03:01:19 +0600 | [diff] [blame] | 91 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_MEMTEST_START 0x400 |
| 95 | #define CONFIG_SYS_MEMTEST_END 0x380000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 96 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ |
| 98 | #define CONFIG_SYS_FAST_CLK |
| 99 | #ifdef CONFIG_SYS_FAST_CLK |
| 100 | # define CONFIG_SYS_PLLCR 0x1243E054 |
| 101 | # define CONFIG_SYS_CLK 140000000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 102 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | # define CONFIG_SYS_PLLCR 0x135a4140 |
| 104 | # define CONFIG_SYS_CLK 70000000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 105 | #endif |
| 106 | |
| 107 | /* |
| 108 | * Low Level Configuration Settings |
| 109 | * (address mappings, register initial values, etc.) |
| 110 | * You should know what you are doing if you make changes here. |
| 111 | */ |
| 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ |
| 114 | #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 115 | |
| 116 | /* |
| 117 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 118 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 123 | |
| 124 | /* |
| 125 | * Start addresses for the final memory configuration |
| 126 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 128 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 130 | #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 131 | |
| 132 | #ifdef CONFIG_MONITOR_IS_IN_RAM |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | # define CONFIG_SYS_MONITOR_BASE 0x20000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 134 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 136 | #endif |
| 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_MONITOR_LEN 0x40000 |
| 139 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) |
| 140 | #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 141 | |
| 142 | /* |
| 143 | * For booting Linux, the board info and command line data |
| 144 | * have to be in the first 8 MB of memory, since this is |
| 145 | * the maximum mapped by the Linux kernel during initialization ?? |
| 146 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | d6e4baf | 2009-01-27 12:57:47 +0000 | [diff] [blame] | 148 | #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 149 | |
| 150 | /* FLASH organization */ |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 151 | #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 153 | #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ |
| 154 | #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 155 | |
| 156 | #define FLASH_SST6401B 0x200 |
| 157 | #define SST_ID_xF6401B 0x236D236D |
| 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 160 | /* |
| 161 | * Unable to use CFI driver, due to incompatible sector erase command by SST. |
| 162 | * Amd/Atmel use 0x30 for sector erase, SST use 0x50. |
| 163 | * 0x30 is block erase in SST |
| 164 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | # define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 166 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 167 | # define CONFIG_FLASH_CFI_LEGACY |
| 168 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | # define CONFIG_SYS_SST_SECT 2048 |
| 170 | # define CONFIG_SYS_SST_SECTSZ 0x1000 |
| 171 | # define CONFIG_SYS_FLASH_WRITE_TOUT 500 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 172 | #endif |
| 173 | |
| 174 | /* Cache Configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 176 | |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 177 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 178 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 179 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 180 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 181 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) |
| 182 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ |
| 183 | CF_ADDRMASK(8) | \ |
| 184 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 185 | #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ |
| 186 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 187 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 188 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ |
| 189 | CF_CACR_DBWE) |
| 190 | |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 191 | /* Port configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_FECI2C 0xF0 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 193 | |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 194 | #define CONFIG_SYS_CS0_BASE 0xFF800000 |
| 195 | #define CONFIG_SYS_CS0_MASK 0x007F0021 |
| 196 | #define CONFIG_SYS_CS0_CTRL 0x00001D80 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 197 | |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 198 | #define CONFIG_SYS_CS1_BASE 0xE0000000 |
| 199 | #define CONFIG_SYS_CS1_MASK 0x00000001 |
| 200 | #define CONFIG_SYS_CS1_CTRL 0x00003DD8 |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 201 | |
| 202 | /*----------------------------------------------------------------------- |
| 203 | * Port configuration |
| 204 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ |
| 206 | #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ |
| 207 | #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ |
| 208 | #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ |
| 209 | #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ |
| 210 | #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ |
| 211 | #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ |
TsiChung Liew | 6d33c6a | 2008-07-23 17:11:47 -0500 | [diff] [blame] | 212 | |
| 213 | #endif /* _M5253DEMO_H */ |