blob: deae7873588ee5d11a8819f4fdcb5df765d8bf5d [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043ARDB_H__
8#define __LS1043ARDB_H__
9
10#include "ls1043a_common.h"
11
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080012#if defined(CONFIG_NAND_BOOT) || defined(CONFIG_SD_BOOT)
Gong Qianyu3ad44722015-10-26 19:47:53 +080013#define CONFIG_SYS_TEXT_BASE 0x82000000
14#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080015#define CONFIG_SYS_TEXT_BASE 0x60100000
Gong Qianyu3ad44722015-10-26 19:47:53 +080016#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080017
18#define CONFIG_SYS_CLK_FREQ 100000000
19#define CONFIG_DDR_CLK_FREQ 100000000
20
21#define CONFIG_LAYERSCAPE_NS_ACCESS
22#define CONFIG_MISC_INIT_R
23
24#define CONFIG_DIMM_SLOTS_PER_CTLR 1
25/* Physical Memory Map */
26#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Shaohui Xiee994ddd2015-11-23 15:23:48 +080027#define CONFIG_NR_DRAM_BANKS 2
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080028
29#define CONFIG_SYS_SPD_BUS_NUM 0
30
31#define CONFIG_FSL_DDR_BIST
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080032#ifndef CONFIG_SPL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080034#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080035#define CONFIG_SYS_DDR_RAW_TIMING
36#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
37#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
38
Gong Qianyu3ad44722015-10-26 19:47:53 +080039#ifdef CONFIG_RAMBOOT_PBL
40#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg
41#endif
42
43#ifdef CONFIG_NAND_BOOT
44#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg
45#endif
46
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080047#ifdef CONFIG_SD_BOOT
48#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_sd.cfg
49#endif
50
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080051/*
52 * NOR Flash Definitions
53 */
54#define CONFIG_SYS_NOR_CSPR_EXT (0x0)
55#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
56#define CONFIG_SYS_NOR_CSPR \
57 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
58 CSPR_PORT_SIZE_16 | \
59 CSPR_MSEL_NOR | \
60 CSPR_V)
61
62/* NOR Flash Timing Params */
63#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
64 CSOR_NOR_TRHZ_80)
65#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
66 FTIM0_NOR_TEADC(0x1) | \
67 FTIM0_NOR_TAVDS(0x0) | \
68 FTIM0_NOR_TEAHC(0xc))
69#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
70 FTIM1_NOR_TRAD_NOR(0xb) | \
71 FTIM1_NOR_TSEQRAD_NOR(0x9))
72#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
73 FTIM2_NOR_TCH(0x4) | \
74 FTIM2_NOR_TWPH(0x8) | \
75 FTIM2_NOR_TWP(0x10))
76#define CONFIG_SYS_NOR_FTIM3 0
77#define CONFIG_SYS_IFC_CCR 0x01000000
78
79#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
80#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
81#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
82#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
83
84#define CONFIG_SYS_FLASH_EMPTY_INFO
85#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
86
87#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
88#define CONFIG_SYS_WRITE_SWAPPED_DATA
89
90/*
91 * NAND Flash Definitions
92 */
Sumit Garg4139b172017-03-30 09:52:38 +053093#ifndef SPL_NO_IFC
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080094#define CONFIG_NAND_FSL_IFC
Sumit Garg4139b172017-03-30 09:52:38 +053095#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080096
97#define CONFIG_SYS_NAND_BASE 0x7e800000
98#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
99
100#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
101#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
102 | CSPR_PORT_SIZE_8 \
103 | CSPR_MSEL_NAND \
104 | CSPR_V)
105#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
106#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
107 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
108 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
109 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
110 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
111 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
112 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
113
114#define CONFIG_SYS_NAND_ONFI_DETECTION
115
116#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
117 FTIM0_NAND_TWP(0x18) | \
118 FTIM0_NAND_TWCHT(0x7) | \
119 FTIM0_NAND_TWH(0xa))
120#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
121 FTIM1_NAND_TWBE(0x39) | \
122 FTIM1_NAND_TRR(0xe) | \
123 FTIM1_NAND_TRP(0x18))
124#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
125 FTIM2_NAND_TREH(0xa) | \
126 FTIM2_NAND_TWHRE(0x1e))
127#define CONFIG_SYS_NAND_FTIM3 0x0
128
129#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
130#define CONFIG_SYS_MAX_NAND_DEVICE 1
131#define CONFIG_MTD_NAND_VERIFY_WRITE
132#define CONFIG_CMD_NAND
133
134#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
135
Gong Qianyu3ad44722015-10-26 19:47:53 +0800136#ifdef CONFIG_NAND_BOOT
137#define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
138#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530139#define CONFIG_SYS_NAND_U_BOOT_SIZE (1024 << 10)
Gong Qianyu3ad44722015-10-26 19:47:53 +0800140#endif
141
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800142/*
143 * CPLD
144 */
145#define CONFIG_SYS_CPLD_BASE 0x7fb00000
146#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
147
148#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
149#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
150 CSPR_PORT_SIZE_8 | \
151 CSPR_MSEL_GPCM | \
152 CSPR_V)
153#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
154#define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
155 CSOR_NOR_NOR_MODE_AVD_NOR | \
156 CSOR_NOR_TRHZ_80)
157
158/* CPLD Timing parameters for IFC GPCM */
159#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
160 FTIM0_GPCM_TEADC(0xf) | \
161 FTIM0_GPCM_TEAHC(0xf))
162#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
163 FTIM1_GPCM_TRAD(0x3f))
164#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
165 FTIM2_GPCM_TCH(0xf) | \
166 FTIM2_GPCM_TWP(0xff))
167#define CONFIG_SYS_CPLD_FTIM3 0x0
168
169/* IFC Timing Params */
Gong Qianyu3ad44722015-10-26 19:47:53 +0800170#ifdef CONFIG_NAND_BOOT
171#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
172#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
173#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
174#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
175#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
176#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
177#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
178#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
179
180#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
181#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
182#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
183#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
184#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
185#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
186#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
187#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
188#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800189#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
190#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
191#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
192#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
193#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
194#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
195#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
196#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
197
198#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
199#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
200#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
201#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
202#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
203#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
204#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
205#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Gong Qianyu3ad44722015-10-26 19:47:53 +0800206#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800207
208#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
209#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
210#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
211#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
212#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
213#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
214#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
215#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
216
217/* EEPROM */
Sumit Garg4139b172017-03-30 09:52:38 +0530218#ifndef SPL_NO_EEPROM
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800219#define CONFIG_ID_EEPROM
220#define CONFIG_SYS_I2C_EEPROM_NXID
221#define CONFIG_SYS_EEPROM_BUS_NUM 0
222#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
223#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
224#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
225#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Sumit Garg4139b172017-03-30 09:52:38 +0530226#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800227
228/*
229 * Environment
230 */
Sumit Garg4139b172017-03-30 09:52:38 +0530231#ifndef SPL_NO_ENV
Gong Qianyu3ad44722015-10-26 19:47:53 +0800232#define CONFIG_ENV_OVERWRITE
Sumit Garg4139b172017-03-30 09:52:38 +0530233#endif
Gong Qianyu3ad44722015-10-26 19:47:53 +0800234
235#if defined(CONFIG_NAND_BOOT)
236#define CONFIG_ENV_IS_IN_NAND
237#define CONFIG_ENV_SIZE 0x2000
Alison Wanga9a5cef2017-05-16 10:45:58 +0800238#define CONFIG_ENV_OFFSET (24 * CONFIG_SYS_NAND_BLOCK_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800239#elif defined(CONFIG_SD_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800240#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800241#define CONFIG_ENV_IS_IN_MMC
242#define CONFIG_SYS_MMC_ENV_DEV 0
243#define CONFIG_ENV_SIZE 0x2000
Gong Qianyu3ad44722015-10-26 19:47:53 +0800244#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800245#define CONFIG_ENV_IS_IN_FLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800246#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800247#define CONFIG_ENV_SECT_SIZE 0x20000
248#define CONFIG_ENV_SIZE 0x20000
Gong Qianyu3ad44722015-10-26 19:47:53 +0800249#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800250
Shaohui Xiee8297342015-10-26 19:47:54 +0800251/* FMan */
Sumit Garg4139b172017-03-30 09:52:38 +0530252#ifndef SPL_NO_FMAN
York Sunc40e6f92017-04-25 08:39:52 -0700253#define AQR105_IRQ_MASK 0x40000000
Shaohui Xiee8297342015-10-26 19:47:54 +0800254
York Sunc40e6f92017-04-25 08:39:52 -0700255#ifdef CONFIG_NET
256#define CONFIG_PHYLIB
257#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
Shaohui Xiee8297342015-10-26 19:47:54 +0800258#define CONFIG_PHY_VITESSE
259#define CONFIG_PHY_REALTEK
York Sunc40e6f92017-04-25 08:39:52 -0700260#endif
261
262#ifdef CONFIG_SYS_DPAA_FMAN
263#define CONFIG_FMAN_ENET
264#define CONFIG_PHYLIB_10G
Shaohui Xiee8297342015-10-26 19:47:54 +0800265#define CONFIG_PHY_AQUANTIA
266
267#define RGMII_PHY1_ADDR 0x1
268#define RGMII_PHY2_ADDR 0x2
269
270#define QSGMII_PORT1_PHY_ADDR 0x4
271#define QSGMII_PORT2_PHY_ADDR 0x5
272#define QSGMII_PORT3_PHY_ADDR 0x6
273#define QSGMII_PORT4_PHY_ADDR 0x7
274
275#define FM1_10GEC1_PHY_ADDR 0x1
276
277#define CONFIG_ETHPRIME "FM1@DTSEC3"
278#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530279#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800280
Zhao Qiangd3e6d302016-02-05 10:04:17 +0800281/* QE */
Sumit Garg4139b172017-03-30 09:52:38 +0530282#ifndef SPL_NO_QE
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800283#if !defined(CONFIG_NAND_BOOT) && !defined(CONFIG_QSPI_BOOT)
Zhao Qiangd3e6d302016-02-05 10:04:17 +0800284#define CONFIG_U_QE
285#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530286#endif
Zhao Qiangd3e6d302016-02-05 10:04:17 +0800287
Gong Qianyu70231002015-11-11 17:58:40 +0800288/* USB */
Sumit Garg4139b172017-03-30 09:52:38 +0530289#ifndef SPL_NO_USB
Gong Qianyu70231002015-11-11 17:58:40 +0800290#define CONFIG_HAS_FSL_XHCI_USB
291#ifdef CONFIG_HAS_FSL_XHCI_USB
Gong Qianyu70231002015-11-11 17:58:40 +0800292#define CONFIG_USB_XHCI_FSL
Gong Qianyu70231002015-11-11 17:58:40 +0800293#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
294#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
Gong Qianyu70231002015-11-11 17:58:40 +0800295#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530296#endif
Gong Qianyu70231002015-11-11 17:58:40 +0800297
Po Liubc323b32016-05-18 10:09:38 +0800298/* SATA */
Sumit Garg4139b172017-03-30 09:52:38 +0530299#ifndef SPL_NO_SATA
Po Liubc323b32016-05-18 10:09:38 +0800300#define CONFIG_LIBATA
301#define CONFIG_SCSI_AHCI
302#define CONFIG_CMD_SCSI
Po Liubc323b32016-05-18 10:09:38 +0800303#ifndef CONFIG_CMD_EXT2
304#define CONFIG_CMD_EXT2
305#endif
Po Liubc323b32016-05-18 10:09:38 +0800306#define CONFIG_SYS_SCSI_MAX_SCSI_ID 2
307#define CONFIG_SYS_SCSI_MAX_LUN 2
308#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
309 CONFIG_SYS_SCSI_MAX_LUN)
310#define SCSI_VEND_ID 0x1b4b
311#define SCSI_DEV_ID 0x9170
312#define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
Sumit Garg4139b172017-03-30 09:52:38 +0530313#endif
Po Liubc323b32016-05-18 10:09:38 +0800314
Aneesh Bansal9711f522015-12-08 13:54:29 +0530315#include <asm/fsl_secure_boot.h>
316
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800317#endif /* __LS1043ARDB_H__ */