blob: fa6f2d23e74eba59d8cec52c6a5fc6b1c8916cf6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wang2ee03c62012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glass1af3c7f2020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060022
Tom Rini65cc0e22022-11-16 13:10:41 -050023#define CFG_SYS_UART_PORT (0)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060024
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060025/* I2C */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060026
Tom Rini0613c362022-12-04 10:03:50 -050027#define CFG_EXTRA_ENV_SETTINGS \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060028 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020029 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060030 "u-boot=u-boot.bin\0" \
31 "load=tftp ${loadaddr) ${u-boot}\0" \
32 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080033 "prog=prot off 0 3ffff;" \
34 "era 0 3ffff;" \
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060035 "cp.b ${loadaddr} 0 ${filesize};" \
36 "save\0" \
37 ""
38
39#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060040
Tom Rini65cc0e22022-11-16 13:10:41 -050041#define CFG_SYS_CLK 80000000
42#define CFG_SYS_CPU_CLK CFG_SYS_CLK * 3
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060043
Tom Rini65cc0e22022-11-16 13:10:41 -050044#define CFG_SYS_MBAR 0xFC000000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060045
Tom Rini65cc0e22022-11-16 13:10:41 -050046#define CFG_SYS_LATCH_ADDR (CFG_SYS_CS1_BASE + 0x80000)
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060047
48/*
49 * Low Level Configuration Settings
50 * (address mappings, register initial values, etc.)
51 * You should know what you are doing if you make changes here.
52 */
53/*-----------------------------------------------------------------------
54 * Definitions for initial stack pointer and data area (in DPRAM)
55 */
Tom Rini65cc0e22022-11-16 13:10:41 -050056#define CFG_SYS_INIT_RAM_ADDR 0x80000000
57#define CFG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
58#define CFG_SYS_INIT_RAM_CTRL 0x221
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060059
60/*-----------------------------------------------------------------------
61 * Start addresses for the final memory configuration
62 * (Set up by the startup code)
Tom Riniaa6e94d2022-11-16 13:10:37 -050063 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060064 */
Tom Riniaa6e94d2022-11-16 13:10:37 -050065#define CFG_SYS_SDRAM_BASE 0x40000000
66#define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
67#define CFG_SYS_SDRAM_CFG1 0x53722730
68#define CFG_SYS_SDRAM_CFG2 0x56670000
69#define CFG_SYS_SDRAM_CTRL 0xE1092000
70#define CFG_SYS_SDRAM_EMOD 0x40010000
71#define CFG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060072
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060073/*
74 * For booting Linux, the board info and command line data
75 * have to be in the first 8 MB of memory, since this is
76 * the maximum mapped by the Linux kernel during initialization ??
77 */
Tom Rini65cc0e22022-11-16 13:10:41 -050078#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060079
80/*-----------------------------------------------------------------------
81 * FLASH organization
82 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#ifdef CONFIG_SYS_FLASH_CFI
Tom Rini65cc0e22022-11-16 13:10:41 -050084# define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060085#endif
86
Tom Rini65cc0e22022-11-16 13:10:41 -050087# define CFG_SYS_NAND_BASE CFG_SYS_CS2_BASE
Tom Rini4e590942022-11-12 17:36:51 -050088# define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060089# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060090
Tom Rini65cc0e22022-11-16 13:10:41 -050091#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060092
93/* Configuration for environment
94 * Environment is embedded in u-boot in the second sector of the flash
95 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -060096
angelo@sysam.it5296cb12015-03-29 22:54:16 +020097#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060098 . = DEFINED(env_offset) ? env_offset : .; \
99 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200100
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600101/*-----------------------------------------------------------------------
102 * Cache Configuration
103 */
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600104
Tom Rini65cc0e22022-11-16 13:10:41 -0500105#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
106 CFG_SYS_INIT_RAM_SIZE - 8)
107#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
108 CFG_SYS_INIT_RAM_SIZE - 4)
109#define CFG_SYS_ICACHE_INV (CF_CACR_CINVA)
110#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
Tom Riniaa6e94d2022-11-16 13:10:37 -0500111 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600112 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini65cc0e22022-11-16 13:10:41 -0500113#define CFG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600114 CF_CACR_DCM_P)
115
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600116/*-----------------------------------------------------------------------
117 * Chipselect bank definitions
118 */
119/*
120 * CS0 - NOR Flash 1, 2, 4, or 8MB
121 * CS1 - CompactFlash and registers
122 * CS2 - NAND Flash 16, 32, or 64MB
123 * CS3 - Available
124 * CS4 - Available
125 * CS5 - Available
126 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500127#define CFG_SYS_CS0_BASE 0
128#define CFG_SYS_CS0_MASK 0x007f0001
129#define CFG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600130
Tom Rini65cc0e22022-11-16 13:10:41 -0500131#define CFG_SYS_CS1_BASE 0x10000000
132#define CFG_SYS_CS1_MASK 0x001f0001
133#define CFG_SYS_CS1_CTRL 0x002A3780
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600134
Tom Rini65cc0e22022-11-16 13:10:41 -0500135#define CFG_SYS_CS2_BASE 0x20000000
136#define CFG_SYS_CS2_MASK (16 << 20)
137#define CFG_SYS_CS2_CTRL 0x00001f60
TsiChungLiewaa5f1f92008-01-14 17:23:08 -0600138
139#endif /* _M5373EVB_H */