blob: 8cff6421430f98060a95f5316ffeeb6b40885dd9 [file] [log] [blame]
Heiko Schocherac9db062008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
35
36#define CONFIG_CPM2 1 /* Has a CPM2 */
37
Heiko Schochere492c902008-03-07 08:13:41 +010038/* Do boardspecific init */
39#define CONFIG_BOARD_EARLY_INIT_R 1
40
Heiko Schocherac9db062008-01-11 01:12:08 +010041/*
42 * Select serial console configuration
43 *
44 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
45 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
46 * for SCC).
47 */
48#define CONFIG_CONS_ON_SMC /* Console is on SMC */
49#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
50#undef CONFIG_CONS_NONE /* It's not on external UART */
51#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
52
53/*
54 * Select ethernet configuration
55 *
56 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
57 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
58 * SCC, 1-3 for FCC)
59 *
60 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
61 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
62 * must be unset.
63 */
64#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
65#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
66#undef CONFIG_ETHER_NONE /* No external Ethernet */
67
68#define CONFIG_ETHER_INDEX 4
69#define CFG_SCC_TOUT_LOOP 10000000
70
71# define CFG_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
72
73#ifndef CONFIG_8260_CLKIN
74#define CONFIG_8260_CLKIN 66000000 /* in Hz */
75#endif
76
77#define CONFIG_BAUDRATE 115200
78
79/*
80 * Command line configuration.
81 */
82#include <config_cmd_default.h>
83
84#define CONFIG_CMD_ECHO
Heiko Schocherf2202452008-10-15 09:36:33 +020085#define CONFIG_CMD_EEPROM
Heiko Schocher9661bf92008-10-15 09:36:03 +020086#define CONFIG_CMD_I2C
Heiko Schocherac9db062008-01-11 01:12:08 +010087#define CONFIG_CMD_IMMAP
88#define CONFIG_CMD_MII
89#define CONFIG_CMD_PING
90
91/*
92 * Default environment settings
93 */
Detlev Zundelc61e0332008-04-03 14:18:48 +020094#define CONFIG_EXTRA_ENV_SETTINGS \
95 "netdev=eth0\0" \
96 "u-boot_addr=100000\0" \
97 "kernel_addr=200000\0" \
98 "fdt_addr=400000\0" \
99 "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
100 "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
101 "bootfile=/tftpboot/mgcoge/uImage\0" \
102 "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
103 "load=tftp ${u-boot_addr} ${u-boot}\0" \
104 "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
105 "cp.b ${u-boot_addr} fe000000 ${filesize};" \
106 "prot on fe000000 fe03ffff\0" \
107 "ramargs=setenv bootargs root=/dev/ram rw\0" \
108 "nfsargs=setenv bootargs root=/dev/nfs rw " \
109 "nfsroot=${serverip}:${rootpath}\0" \
Detlev Zundelf3085722008-04-03 14:18:47 +0200110 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
Detlev Zundelc61e0332008-04-03 14:18:48 +0200111 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
112 "addip=setenv bootargs ${bootargs} " \
113 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
114 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
115 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
116 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
117 "bootm ${kernel_addr} - ${fdt_addr}\0" \
118 "net_self=tftp ${kernel_addr} ${bootfile}; " \
119 "tftp ${fdt_addr} ${fdt_file}; " \
120 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
121 "run ramargs addip; " \
122 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Heiko Schocherac9db062008-01-11 01:12:08 +0100123 ""
124#define CONFIG_BOOTCOMMAND "run net_nfs"
125#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
126
127#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
128
129/*
130 * Miscellaneous configurable options
131 */
132#define CFG_HUSH_PARSER
133#define CFG_PROMPT_HUSH_PS2 "> "
134#define CFG_LONGHELP /* undef to save memory */
135#define CFG_PROMPT "=> " /* Monitor Command Prompt */
136#if defined(CONFIG_CMD_KGDB)
137#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
138#else
139#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
140#endif
141#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
142#define CFG_MAXARGS 16 /* max number of command args */
143#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
144
145#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
146#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
147
148#define CFG_LOAD_ADDR 0x100000 /* default load address */
149
150#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
151
152#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
153
154#define CFG_SDRAM_BASE 0x00000000
155#define CFG_FLASH_BASE 0xFE000000
156#define CFG_FLASH_SIZE 32
157#define CFG_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200158#define CONFIG_FLASH_CFI_DRIVER
Heiko Schochere492c902008-03-07 08:13:41 +0100159#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
160#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
161
162#define CFG_FLASH_BASE_1 0x50000000
163#define CFG_FLASH_SIZE_1 64
164
165#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE_1 }
Heiko Schocherac9db062008-01-11 01:12:08 +0100166
167#define CFG_MONITOR_BASE TEXT_BASE
168#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
169#define CFG_RAMBOOT
170#endif
171
172#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
173
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200174#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocherac9db062008-01-11 01:12:08 +0100175
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200176#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200177#define CONFIG_ENV_SECT_SIZE 0x20000
178#define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200179#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocherac9db062008-01-11 01:12:08 +0100180
Heiko Schocher9661bf92008-10-15 09:36:03 +0200181/* enable I2C and select the hardware/software driver */
182#undef CONFIG_HARD_I2C /* I2C with hardware support */
183#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
184#define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
185#define CFG_I2C_SLAVE 0x7F
186
187/*
188 * Software (bit-bang) I2C driver configuration
189 */
190
191#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
192#define I2C_ACTIVE (iop->pdir |= 0x00010000)
193#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
194#define I2C_READ ((iop->pdat & 0x00010000) != 0)
195#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
196 else iop->pdat &= ~0x00010000
197#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
198 else iop->pdat &= ~0x00020000
199#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
200
201#define CONFIG_I2C_MULTI_BUS 1
202#define CONFIG_I2C_CMD_TREE 1
203#define CFG_MAX_I2C_BUS 2
204
Heiko Schocherf2202452008-10-15 09:36:33 +0200205/* EEprom support */
206#define CFG_I2C_EEPROM_ADDR_LEN 1
207#define CFG_I2C_MULTI_EEPROMS 1
208#define CFG_EEPROM_PAGE_WRITE_ENABLE
209#define CFG_EEPROM_PAGE_WRITE_BITS 3
210#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
211
Heiko Schocherac9db062008-01-11 01:12:08 +0100212#define CFG_IMMR 0xF0000000
213
214#define CFG_INIT_RAM_ADDR CFG_IMMR
215#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
216#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
217#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
218#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
219
220/* Hard reset configuration word */
221#define CFG_HRCW_MASTER 0x0604b211
222
223/* No slaves */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200224#define CFG_HRCW_SLAVE1 0
225#define CFG_HRCW_SLAVE2 0
226#define CFG_HRCW_SLAVE3 0
227#define CFG_HRCW_SLAVE4 0
228#define CFG_HRCW_SLAVE5 0
229#define CFG_HRCW_SLAVE6 0
230#define CFG_HRCW_SLAVE7 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100231
232#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
233#define BOOTFLAG_WARM 0x02 /* Software reboot */
234
235#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
236#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
237
238#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
239#if defined(CONFIG_CMD_KGDB)
240# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
241#endif
242
243#define CFG_HID0_INIT 0
244#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
245
246#define CFG_HID2 0
247
248#define CFG_SIUMCR 0x4020c200
249#define CFG_SYPCR 0xFFFFFFC3
250#define CFG_BCR 0x10000000
251#define CFG_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
252
253/*-----------------------------------------------------------------------
254 * RMR - Reset Mode Register 5-5
255 *-----------------------------------------------------------------------
256 * turn on Checkstop Reset Enable
257 */
258#define CFG_RMR 0
259
260/*-----------------------------------------------------------------------
261 * TMCNTSC - Time Counter Status and Control 4-40
262 *-----------------------------------------------------------------------
263 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
264 * and enable Time Counter
265 */
266#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
267
268/*-----------------------------------------------------------------------
269 * PISCR - Periodic Interrupt Status and Control 4-42
270 *-----------------------------------------------------------------------
271 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
272 * Periodic timer
273 */
274#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
275
276/*-----------------------------------------------------------------------
277 * RCCR - RISC Controller Configuration 13-7
278 *-----------------------------------------------------------------------
279 */
280#define CFG_RCCR 0
281
282/*
283 * Init Memory Controller:
284 *
285 * Bank Bus Machine PortSz Device
286 * ---- --- ------- ------ ------
287 * 0 60x GPCM 8 bit FLASH
288 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochere492c902008-03-07 08:13:41 +0100289 * 3 60x GPCM 8 bit GPIO/PIGGY
290 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocherac9db062008-01-11 01:12:08 +0100291 *
292 */
293/* Bank 0 - FLASH
294 */
295#define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
296 BRx_PS_8 |\
297 BRx_MS_GPCM_P |\
298 BRx_V)
299
300#define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
301 ORxG_CSNT |\
302 ORxG_ACS_DIV2 |\
303 ORxG_SCY_5_CLK |\
304 ORxG_TRLX )
305
306
307/* Bank 1 - 60x bus SDRAM
308 */
309#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
310#define CFG_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
311
312#define CFG_MPTPR 0x1800
313
314/*-----------------------------------------------------------------------------
315 * Address for Mode Register Set (MRS) command
316 *-----------------------------------------------------------------------------
317 */
318#define CFG_MRS_OFFS 0x00000110
319#define CFG_PSRT 0x0e
320
321#define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
322 BRx_PS_64 |\
323 BRx_MS_SDRAM_P |\
324 BRx_V)
325
326#define CFG_OR1_PRELIM CFG_OR1
327
328/* SDRAM initialization values
329*/
330
331#define CFG_OR1 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
332 ORxS_BPD_8 |\
333 ORxS_ROWST_PBI0_A7 |\
334 ORxS_NUMR_13)
335
336#define CFG_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
337 PSDMR_BSMA_A14_A16 |\
338 PSDMR_SDA10_PBI0_A9 |\
339 PSDMR_RFRC_5_CLK |\
340 PSDMR_PRETOACT_2W |\
341 PSDMR_ACTTORW_2W |\
342 PSDMR_LDOTOPRE_1C |\
343 PSDMR_WRC_1C |\
344 PSDMR_CL_2)
345
Heiko Schochere492c902008-03-07 08:13:41 +0100346/* GPIO/PIGGY on CS3 initialization values
347*/
348#define CFG_PIGGY_BASE 0x30000000
349#define CFG_PIGGY_SIZE 128
350
351#define CFG_BR3_PRELIM ((CFG_PIGGY_BASE & BRx_BA_MSK) |\
352 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
353
354#define CFG_OR3_PRELIM (MEG_TO_AM(CFG_PIGGY_SIZE) |\
355 ORxG_CSNT | ORxG_ACS_DIV2 |\
356 ORxG_SCY_3_CLK | ORxG_TRLX )
357
358/* CFG-Flash on CS5 initialization values
359*/
360#define CFG_BR5_PRELIM ((CFG_FLASH_BASE_1 & BRx_BA_MSK) |\
361 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
362
363#define CFG_OR5_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE_1) |\
364 ORxG_CSNT | ORxG_ACS_DIV2 |\
365 ORxG_SCY_5_CLK | ORxG_TRLX )
366
Heiko Schocherac9db062008-01-11 01:12:08 +0100367#define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
368
369/* pass open firmware flat tree */
370#define CONFIG_OF_LIBFDT 1
371#define CONFIG_OF_BOARD_SETUP 1
372
373#define OF_CPU "PowerPC,8247@0"
374#define OF_SOC "soc@f0000000"
375#define OF_TBCLK (bd->bi_busfreq / 4)
376#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
377
378#endif /* __CONFIG_H */