blob: eabaf3e773f63d8e14d46694e1a57fd394437428 [file] [log] [blame]
Sergey Kubushync74b2102007-08-10 20:26:18 +02001/*
2 * NAND driver for TI DaVinci based boards.
3 *
4 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
5 *
6 * Based on Linux DaVinci NAND driver by TI. Original copyright follows:
7 */
8
9/*
10 *
11 * linux/drivers/mtd/nand/nand_davinci.c
12 *
13 * NAND Flash Driver
14 *
15 * Copyright (C) 2006 Texas Instruments.
16 *
17 * ----------------------------------------------------------------------------
18 *
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License as published by
21 * the Free Software Foundation; either version 2 of the License, or
22 * (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
32 * ----------------------------------------------------------------------------
33 *
34 * Overview:
35 * This is a device driver for the NAND flash device found on the
36 * DaVinci board which utilizes the Samsung k9k2g08 part.
37 *
38 Modifications:
39 ver. 1.0: Feb 2005, Vinod/Sudhakar
40 -
41 *
42 */
43
44#include <common.h>
William Juulcfa460a2007-10-31 13:53:06 +010045#include <asm/io.h>
Sergey Kubushync74b2102007-08-10 20:26:18 +020046#include <nand.h>
47#include <asm/arch/nand_defs.h>
48#include <asm/arch/emif_defs.h>
49
Sandeep Paulraj77b351c2009-08-18 10:10:42 -040050/* Definitions for 4-bit hardware ECC */
51#define NAND_TIMEOUT 10240
52#define NAND_ECC_BUSY 0xC
53#define NAND_4BITECC_MASK 0x03FF03FF
54#define EMIF_NANDFSR_ECC_STATE_MASK 0x00000F00
55#define ECC_STATE_NO_ERR 0x0
56#define ECC_STATE_TOO_MANY_ERRS 0x1
57#define ECC_STATE_ERR_CORR_COMP_P 0x2
58#define ECC_STATE_ERR_CORR_COMP_N 0x3
59
David Brownellfcb77472009-04-28 13:19:50 -070060static emif_registers *const emif_regs = (void *) DAVINCI_ASYNC_EMIF_CNTRL_BASE;
61
William Juulcfa460a2007-10-31 13:53:06 +010062static void nand_davinci_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
Sergey Kubushync74b2102007-08-10 20:26:18 +020063{
64 struct nand_chip *this = mtd->priv;
65 u_int32_t IO_ADDR_W = (u_int32_t)this->IO_ADDR_W;
66
67 IO_ADDR_W &= ~(MASK_ALE|MASK_CLE);
68
William Juulcfa460a2007-10-31 13:53:06 +010069 if (ctrl & NAND_CTRL_CHANGE) {
70 if ( ctrl & NAND_CLE )
Sergey Kubushync74b2102007-08-10 20:26:18 +020071 IO_ADDR_W |= MASK_CLE;
William Juulcfa460a2007-10-31 13:53:06 +010072 if ( ctrl & NAND_ALE )
Sergey Kubushync74b2102007-08-10 20:26:18 +020073 IO_ADDR_W |= MASK_ALE;
William Juulcfa460a2007-10-31 13:53:06 +010074 this->IO_ADDR_W = (void __iomem *) IO_ADDR_W;
Sergey Kubushync74b2102007-08-10 20:26:18 +020075 }
76
William Juul5e1dae52007-11-09 13:32:30 +010077 if (cmd != NAND_CMD_NONE)
William Juulcfa460a2007-10-31 13:53:06 +010078 writeb(cmd, this->IO_ADDR_W);
Sergey Kubushync74b2102007-08-10 20:26:18 +020079}
80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#ifdef CONFIG_SYS_NAND_HW_ECC
Sergey Kubushync74b2102007-08-10 20:26:18 +020082
83static void nand_davinci_enable_hwecc(struct mtd_info *mtd, int mode)
84{
Sergey Kubushync74b2102007-08-10 20:26:18 +020085 int dummy;
86
David Brownellfcb77472009-04-28 13:19:50 -070087 dummy = emif_regs->NANDF1ECC;
Sergey Kubushync74b2102007-08-10 20:26:18 +020088
David Brownellfcb77472009-04-28 13:19:50 -070089 /* FIXME: only chipselect 0 is supported for now */
90 emif_regs->NANDFCR |= 1 << 8;
Sergey Kubushync74b2102007-08-10 20:26:18 +020091}
92
93static u_int32_t nand_davinci_readecc(struct mtd_info *mtd, u_int32_t region)
94{
95 u_int32_t ecc = 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +020096
97 if (region == 1)
David Brownellfcb77472009-04-28 13:19:50 -070098 ecc = emif_regs->NANDF1ECC;
Sergey Kubushync74b2102007-08-10 20:26:18 +020099 else if (region == 2)
David Brownellfcb77472009-04-28 13:19:50 -0700100 ecc = emif_regs->NANDF2ECC;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200101 else if (region == 3)
David Brownellfcb77472009-04-28 13:19:50 -0700102 ecc = emif_regs->NANDF3ECC;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200103 else if (region == 4)
David Brownellfcb77472009-04-28 13:19:50 -0700104 ecc = emif_regs->NANDF4ECC;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200105
106 return(ecc);
107}
108
109static int nand_davinci_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
110{
111 u_int32_t tmp;
Hugo Villeneuve9b05aa72008-08-30 17:06:55 -0400112 const int region = 1;
113
114 tmp = nand_davinci_readecc(mtd, region);
115
116 /* Squeeze 4 bytes ECC into 3 bytes by removing RESERVED bits
117 * and shifting. RESERVED bits are 31 to 28 and 15 to 12. */
118 tmp = (tmp & 0x00000fff) | ((tmp & 0x0fff0000) >> 4);
119
120 /* Invert so that erased block ECC is correct */
121 tmp = ~tmp;
122
123 *ecc_code++ = tmp;
124 *ecc_code++ = tmp >> 8;
125 *ecc_code++ = tmp >> 16;
David Brownell6e29ed82009-04-28 13:19:53 -0700126
127 /* NOTE: the above code matches mainline Linux:
128 * .PQR.stu ==> ~PQRstu
129 *
130 * MontaVista/TI kernels encode those bytes differently, use
131 * complicated (and allegedly sometimes-wrong) correction code,
132 * and usually shipped with U-Boot that uses software ECC:
133 * .PQR.stu ==> PsQRtu
134 *
135 * If you need MV/TI compatible NAND I/O in U-Boot, it should
136 * be possible to (a) change the mangling above, (b) reverse
137 * that mangling in nand_davinci_correct_data() below.
138 */
139
140 return 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200141}
142
Sergey Kubushync74b2102007-08-10 20:26:18 +0200143static int nand_davinci_correct_data(struct mtd_info *mtd, u_char *dat, u_char *read_ecc, u_char *calc_ecc)
144{
Hugo Villeneuve9b05aa72008-08-30 17:06:55 -0400145 struct nand_chip *this = mtd->priv;
Hugo Villeneuve9b05aa72008-08-30 17:06:55 -0400146 u_int32_t ecc_nand = read_ecc[0] | (read_ecc[1] << 8) |
147 (read_ecc[2] << 16);
148 u_int32_t ecc_calc = calc_ecc[0] | (calc_ecc[1] << 8) |
149 (calc_ecc[2] << 16);
150 u_int32_t diff = ecc_calc ^ ecc_nand;
151
152 if (diff) {
153 if ((((diff >> 12) ^ diff) & 0xfff) == 0xfff) {
154 /* Correctable error */
155 if ((diff >> (12 + 3)) < this->ecc.size) {
156 uint8_t find_bit = 1 << ((diff >> 12) & 7);
157 uint32_t find_byte = diff >> (12 + 3);
158
159 dat[find_byte] ^= find_bit;
160 MTDDEBUG(MTD_DEBUG_LEVEL0, "Correcting single "
161 "bit ECC error at offset: %d, bit: "
162 "%d\n", find_byte, find_bit);
163 return 1;
164 } else {
165 return -1;
166 }
167 } else if (!(diff & (diff - 1))) {
168 /* Single bit ECC error in the ECC itself,
169 nothing to fix */
170 MTDDEBUG(MTD_DEBUG_LEVEL0, "Single bit ECC error in "
171 "ECC.\n");
172 return 1;
173 } else {
174 /* Uncorrectable error */
175 MTDDEBUG(MTD_DEBUG_LEVEL0, "ECC UNCORRECTED_ERROR 1\n");
176 return -1;
177 }
178 }
Sergey Kubushync74b2102007-08-10 20:26:18 +0200179 return(0);
180}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#endif /* CONFIG_SYS_NAND_HW_ECC */
Sergey Kubushync74b2102007-08-10 20:26:18 +0200182
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400183#ifdef CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
184static struct nand_ecclayout nand_davinci_4bit_layout_oobfirst = {
185/*
186 * TI uses a different layout for 4K page deviecs. Since the
187 * eccpos filed can hold only a limited number of entries, adding
188 * support for 4K page will result in compilation warnings
189 * 4K Support will be added later
190 */
191#ifdef CONFIG_SYS_NAND_PAGE_2K
192 .eccbytes = 40,
193 .eccpos = {
194 24, 25, 26, 27, 28,
195 29, 30, 31, 32, 33, 34, 35, 36, 37, 38,
196 39, 40, 41, 42, 43, 44, 45, 46, 47, 48,
197 49, 50, 51, 52, 53, 54, 55, 56, 57, 58,
198 59, 60, 61, 62, 63,
199 },
200 .oobfree = {
201 {.offset = 2, .length = 22, },
202 },
203#endif
204};
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400205
206static void nand_davinci_4bit_enable_hwecc(struct mtd_info *mtd, int mode)
207{
208 u32 val;
209
210 switch (mode) {
211 case NAND_ECC_WRITE:
212 case NAND_ECC_READ:
213 /*
214 * Start a new ECC calculation for reading or writing 512 bytes
215 * of data.
216 */
217 val = (emif_regs->NANDFCR & ~(3 << 4)) | (1 << 12);
218 emif_regs->NANDFCR = val;
219 break;
220 case NAND_ECC_READSYN:
221 val = emif_regs->NAND4BITECC1;
222 break;
223 default:
224 break;
225 }
226}
227
228static u32 nand_davinci_4bit_readecc(struct mtd_info *mtd, unsigned int ecc[4])
229{
230 ecc[0] = emif_regs->NAND4BITECC1 & NAND_4BITECC_MASK;
231 ecc[1] = emif_regs->NAND4BITECC2 & NAND_4BITECC_MASK;
232 ecc[2] = emif_regs->NAND4BITECC3 & NAND_4BITECC_MASK;
233 ecc[3] = emif_regs->NAND4BITECC4 & NAND_4BITECC_MASK;
234
235 return 0;
236}
237
238static int nand_davinci_4bit_calculate_ecc(struct mtd_info *mtd,
239 const uint8_t *dat,
240 uint8_t *ecc_code)
241{
242 unsigned int hw_4ecc[4] = { 0, 0, 0, 0 };
243 unsigned int const1 = 0, const2 = 0;
244 unsigned char count1 = 0;
245
246 nand_davinci_4bit_readecc(mtd, hw_4ecc);
247
248 /*Convert 10 bit ecc value to 8 bit */
249 for (count1 = 0; count1 < 2; count1++) {
250 const2 = count1 * 5;
251 const1 = count1 * 2;
252
253 /* Take first 8 bits from val1 (count1=0) or val5 (count1=1) */
254 ecc_code[const2] = hw_4ecc[const1] & 0xFF;
255
256 /*
257 * Take 2 bits as LSB bits from val1 (count1=0) or val5
258 * (count1=1) and 6 bits from val2 (count1=0) or
259 * val5 (count1=1)
260 */
261 ecc_code[const2 + 1] =
262 ((hw_4ecc[const1] >> 8) & 0x3) | ((hw_4ecc[const1] >> 14) &
263 0xFC);
264
265 /*
266 * Take 4 bits from val2 (count1=0) or val5 (count1=1) and
267 * 4 bits from val3 (count1=0) or val6 (count1=1)
268 */
269 ecc_code[const2 + 2] =
270 ((hw_4ecc[const1] >> 22) & 0xF) |
271 ((hw_4ecc[const1 + 1] << 4) & 0xF0);
272
273 /*
274 * Take 6 bits from val3(count1=0) or val6 (count1=1) and
275 * 2 bits from val4 (count1=0) or val7 (count1=1)
276 */
277 ecc_code[const2 + 3] =
278 ((hw_4ecc[const1 + 1] >> 4) & 0x3F) |
279 ((hw_4ecc[const1 + 1] >> 10) & 0xC0);
280
281 /* Take 8 bits from val4 (count1=0) or val7 (count1=1) */
282 ecc_code[const2 + 4] = (hw_4ecc[const1 + 1] >> 18) & 0xFF;
283 }
284 return 0;
285}
286
287
288static int nand_davinci_4bit_correct_data(struct mtd_info *mtd, uint8_t *dat,
289 uint8_t *read_ecc, uint8_t *calc_ecc)
290{
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400291 unsigned short ecc_10bit[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
292 int i;
293 unsigned int hw_4ecc[4] = { 0, 0, 0, 0 }, iserror = 0;
294 unsigned short *pspare = NULL, *pspare1 = NULL;
295 unsigned int numerrors, erroraddress, errorvalue;
296 u32 val;
297
298 /*
299 * Check for an ECC where all bytes are 0xFF. If this is the case, we
300 * will assume we are looking at an erased page and we should ignore
301 * the ECC.
302 */
303 for (i = 0; i < 10; i++) {
304 if (read_ecc[i] != 0xFF)
305 break;
306 }
307 if (i == 10)
308 return 0;
309
310 /* Convert 8 bit in to 10 bit */
311 pspare = (unsigned short *)&read_ecc[2];
312 pspare1 = (unsigned short *)&read_ecc[0];
313
314 /* Take 10 bits from 0th and 1st bytes */
315 ecc_10bit[0] = (*pspare1) & 0x3FF;
316
317 /* Take 6 bits from 1st byte and 4 bits from 2nd byte */
318 ecc_10bit[1] = (((*pspare1) >> 10) & 0x3F)
319 | (((pspare[0]) << 6) & 0x3C0);
320
321 /* Take 4 bits form 2nd bytes and 6 bits from 3rd bytes */
322 ecc_10bit[2] = ((pspare[0]) >> 4) & 0x3FF;
323
324 /*Take 2 bits from 3rd byte and 8 bits from 4th byte */
325 ecc_10bit[3] = (((pspare[0]) >> 14) & 0x3)
326 | ((((pspare[1])) << 2) & 0x3FC);
327
328 /* Take 8 bits from 5th byte and 2 bits from 6th byte */
329 ecc_10bit[4] = ((pspare[1]) >> 8)
330 | ((((pspare[2])) << 8) & 0x300);
331
332 /* Take 6 bits from 6th byte and 4 bits from 7th byte */
333 ecc_10bit[5] = (pspare[2] >> 2) & 0x3FF;
334
335 /* Take 4 bits from 7th byte and 6 bits from 8th byte */
336 ecc_10bit[6] = (((pspare[2]) >> 12) & 0xF)
337 | ((((pspare[3])) << 4) & 0x3F0);
338
339 /*Take 2 bits from 8th byte and 8 bits from 9th byte */
340 ecc_10bit[7] = ((pspare[3]) >> 6) & 0x3FF;
341
342 /*
343 * Write the parity values in the NAND Flash 4-bit ECC Load register.
344 * Write each parity value one at a time starting from 4bit_ecc_val8
345 * to 4bit_ecc_val1.
346 */
347 for (i = 7; i >= 0; i--)
348 emif_regs->NAND4BITECCLOAD = ecc_10bit[i];
349
350 /*
351 * Perform a dummy read to the EMIF Revision Code and Status register.
352 * This is required to ensure time for syndrome calculation after
353 * writing the ECC values in previous step.
354 */
355
356 val = emif_regs->NANDFSR;
357
358 /*
359 * Read the syndrome from the NAND Flash 4-Bit ECC 1-4 registers.
360 * A syndrome value of 0 means no bit errors. If the syndrome is
361 * non-zero then go further otherwise return.
362 */
363 nand_davinci_4bit_readecc(mtd, hw_4ecc);
364
365 if (hw_4ecc[0] == ECC_STATE_NO_ERR && hw_4ecc[1] == ECC_STATE_NO_ERR &&
366 hw_4ecc[2] == ECC_STATE_NO_ERR && hw_4ecc[3] == ECC_STATE_NO_ERR)
367 return 0;
368
369 /*
370 * Clear any previous address calculation by doing a dummy read of an
371 * error address register.
372 */
373 val = emif_regs->NANDERRADD1;
374
375 /*
376 * Set the addr_calc_st bit(bit no 13) in the NAND Flash Control
377 * register to 1.
378 */
379 emif_regs->NANDFCR |= 1 << 13;
380
381 /*
382 * Wait for the corr_state field (bits 8 to 11)in the
383 * NAND Flash Status register to be equal to 0x0, 0x1, 0x2, or 0x3.
384 */
385 i = NAND_TIMEOUT;
386 do {
387 val = emif_regs->NANDFSR;
388 val &= 0xc00;
389 i--;
390 } while ((i > 0) && val);
391
392 iserror = emif_regs->NANDFSR;
393 iserror &= EMIF_NANDFSR_ECC_STATE_MASK;
394 iserror = iserror >> 8;
395
396 /*
397 * ECC_STATE_TOO_MANY_ERRS (0x1) means errors cannot be
398 * corrected (five or more errors). The number of errors
399 * calculated (err_num field) differs from the number of errors
400 * searched. ECC_STATE_ERR_CORR_COMP_P (0x2) means error
401 * correction complete (errors on bit 8 or 9).
402 * ECC_STATE_ERR_CORR_COMP_N (0x3) means error correction
403 * complete (error exists).
404 */
405
406 if (iserror == ECC_STATE_NO_ERR) {
407 val = emif_regs->NANDERRVAL1;
408 return 0;
409 } else if (iserror == ECC_STATE_TOO_MANY_ERRS) {
410 val = emif_regs->NANDERRVAL1;
411 return -1;
412 }
413
414 numerrors = ((emif_regs->NANDFSR >> 16) & 0x3) + 1;
415
416 /* Read the error address, error value and correct */
417 for (i = 0; i < numerrors; i++) {
418 if (i > 1) {
419 erroraddress =
420 ((emif_regs->NANDERRADD2 >>
421 (16 * (i & 1))) & 0x3FF);
422 erroraddress = ((512 + 7) - erroraddress);
423 errorvalue =
424 ((emif_regs->NANDERRVAL2 >>
425 (16 * (i & 1))) & 0xFF);
426 } else {
427 erroraddress =
428 ((emif_regs->NANDERRADD1 >>
429 (16 * (i & 1))) & 0x3FF);
430 erroraddress = ((512 + 7) - erroraddress);
431 errorvalue =
432 ((emif_regs->NANDERRVAL1 >>
433 (16 * (i & 1))) & 0xFF);
434 }
435 /* xor the corrupt data with error value */
436 if (erroraddress < 512)
437 dat[erroraddress] ^= errorvalue;
438 }
439
440 return numerrors;
441}
Scott Woodd44e9c12009-09-28 16:33:18 -0500442#endif /* CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST */
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400443
Sergey Kubushync74b2102007-08-10 20:26:18 +0200444static int nand_davinci_dev_ready(struct mtd_info *mtd)
445{
David Brownellfcb77472009-04-28 13:19:50 -0700446 return emif_regs->NANDFSR & 0x1;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200447}
448
449static void nand_flash_init(void)
450{
David Brownellfcb77472009-04-28 13:19:50 -0700451 /* This is for DM6446 EVM and *very* similar. DO NOT GROW THIS!
452 * Instead, have your board_init() set EMIF timings, based on its
453 * knowledge of the clocks and what devices are hooked up ... and
454 * don't even do that unless no UBL handled it.
455 */
David Brownelled727d32009-07-13 16:29:04 -0700456#ifdef CONFIG_SOC_DM644X
Wolfgang Denk950a3922008-04-11 15:11:26 +0200457 u_int32_t acfg1 = 0x3ffffffc;
Wolfgang Denk950a3922008-04-11 15:11:26 +0200458
459 /*------------------------------------------------------------------*
460 * NAND FLASH CHIP TIMEOUT @ 459 MHz *
461 * *
462 * AEMIF.CLK freq = PLL1/6 = 459/6 = 76.5 MHz *
463 * AEMIF.CLK period = 1/76.5 MHz = 13.1 ns *
464 * *
465 *------------------------------------------------------------------*/
466 acfg1 = 0
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200467 | (0 << 31 ) /* selectStrobe */
468 | (0 << 30 ) /* extWait */
469 | (1 << 26 ) /* writeSetup 10 ns */
470 | (3 << 20 ) /* writeStrobe 40 ns */
471 | (1 << 17 ) /* writeHold 10 ns */
472 | (1 << 13 ) /* readSetup 10 ns */
473 | (5 << 7 ) /* readStrobe 60 ns */
474 | (1 << 4 ) /* readHold 10 ns */
475 | (3 << 2 ) /* turnAround ?? ns */
476 | (0 << 0 ) /* asyncSize 8-bit bus */
477 ;
Wolfgang Denk950a3922008-04-11 15:11:26 +0200478
Thomas Langed583ef52009-06-20 11:02:17 +0200479 emif_regs->AB1CR = acfg1; /* CS2 */
480
481 emif_regs->NANDFCR = 0x00000101; /* NAND flash on CS2 */
David Brownellfcb77472009-04-28 13:19:50 -0700482#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200483}
484
David Brownell154b5482009-05-10 15:43:01 -0700485void davinci_nand_init(struct nand_chip *nand)
Sergey Kubushync74b2102007-08-10 20:26:18 +0200486{
Sergey Kubushync74b2102007-08-10 20:26:18 +0200487 nand->chip_delay = 0;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#ifdef CONFIG_SYS_NAND_USE_FLASH_BBT
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400489 nand->options |= NAND_USE_FLASH_BBT;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200490#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#ifdef CONFIG_SYS_NAND_HW_ECC
William Juul5e1dae52007-11-09 13:32:30 +0100492 nand->ecc.mode = NAND_ECC_HW;
William Juul5e1dae52007-11-09 13:32:30 +0100493 nand->ecc.size = 512;
494 nand->ecc.bytes = 3;
William Juulcfa460a2007-10-31 13:53:06 +0100495 nand->ecc.calculate = nand_davinci_calculate_ecc;
496 nand->ecc.correct = nand_davinci_correct_data;
William Juul4cbb6512007-11-08 10:39:53 +0100497 nand->ecc.hwctl = nand_davinci_enable_hwecc;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200498#else
William Juul5e1dae52007-11-09 13:32:30 +0100499 nand->ecc.mode = NAND_ECC_SOFT;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#endif /* CONFIG_SYS_NAND_HW_ECC */
Sandeep Paulraj77b351c2009-08-18 10:10:42 -0400501#ifdef CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
502 nand->ecc.mode = NAND_ECC_HW_OOB_FIRST;
503 nand->ecc.size = 512;
504 nand->ecc.bytes = 10;
505 nand->ecc.calculate = nand_davinci_4bit_calculate_ecc;
506 nand->ecc.correct = nand_davinci_4bit_correct_data;
507 nand->ecc.hwctl = nand_davinci_4bit_enable_hwecc;
508 nand->ecc.layout = &nand_davinci_4bit_layout_oobfirst;
509#endif
Sergey Kubushync74b2102007-08-10 20:26:18 +0200510 /* Set address of hardware control function */
William Juulcfa460a2007-10-31 13:53:06 +0100511 nand->cmd_ctrl = nand_davinci_hwcontrol;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200512
513 nand->dev_ready = nand_davinci_dev_ready;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200514
515 nand_flash_init();
David Brownell154b5482009-05-10 15:43:01 -0700516}
Sergey Kubushync74b2102007-08-10 20:26:18 +0200517
David Brownell154b5482009-05-10 15:43:01 -0700518int board_nand_init(struct nand_chip *chip) __attribute__((weak));
519
520int board_nand_init(struct nand_chip *chip)
521{
522 davinci_nand_init(chip);
523 return 0;
Sergey Kubushync74b2102007-08-10 20:26:18 +0200524}