blob: 74931768c0fc3d9c149b9dbbcb47eca64251264d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Behme53736ba2010-12-11 11:01:00 -05002/*
Jagan Teki77b8d042016-03-14 22:41:24 +05303 * Copyright (C) 2016 Jagan Teki <jteki@openedev.com>
4 * Christophe Ricard <christophe.ricard@gmail.com>
5 *
Dirk Behme53736ba2010-12-11 11:01:00 -05006 * Copyright (C) 2010 Dirk Behme <dirk.behme@googlemail.com>
7 *
8 * Driver for McSPI controller on OMAP3. Based on davinci_spi.c
9 * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
10 *
11 * Copyright (C) 2007 Atmel Corporation
12 *
13 * Parts taken from linux/drivers/spi/omap2_mcspi.c
14 * Copyright (C) 2005, 2006 Nokia Corporation
15 *
16 * Modified by Ruslan Araslanov <ruslan.araslanov@vitecmm.com>
Dirk Behme53736ba2010-12-11 11:01:00 -050017 */
18
19#include <common.h>
Jagan Teki77b8d042016-03-14 22:41:24 +053020#include <dm.h>
Dirk Behme53736ba2010-12-11 11:01:00 -050021#include <spi.h>
22#include <malloc.h>
23#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060024#include <linux/bitops.h>
Faiz Abbas41cf3cb2020-09-14 12:11:15 +053025#include <omap3_spi.h>
Dirk Behme53736ba2010-12-11 11:01:00 -050026
Jagan Teki77b8d042016-03-14 22:41:24 +053027DECLARE_GLOBAL_DATA_PTR;
28
Martin Hejnfelt5f89a152016-05-19 09:11:58 +020029struct omap2_mcspi_platform_config {
30 unsigned int regs_offset;
31};
32
Jagan Teki77b8d042016-03-14 22:41:24 +053033struct omap3_spi_priv {
Jagan Teki682c1722016-03-01 15:16:20 +010034 struct mcspi *regs;
Jagan Teki77b8d042016-03-14 22:41:24 +053035 unsigned int cs;
Jagan Teki682c1722016-03-01 15:16:20 +010036 unsigned int freq;
37 unsigned int mode;
Jagan Teki77b8d042016-03-14 22:41:24 +053038 unsigned int wordlen;
39 unsigned int pin_dir:1;
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +053040
41 bool bus_claimed;
Jagan Teki682c1722016-03-01 15:16:20 +010042};
43
Jagan Teki77b8d042016-03-14 22:41:24 +053044static void omap3_spi_write_chconf(struct omap3_spi_priv *priv, int val)
45{
46 writel(val, &priv->regs->channel[priv->cs].chconf);
47 /* Flash post writes to make immediate effect */
48 readl(&priv->regs->channel[priv->cs].chconf);
49}
50
51static void omap3_spi_set_enable(struct omap3_spi_priv *priv, int enable)
52{
53 writel(enable, &priv->regs->channel[priv->cs].chctrl);
54 /* Flash post writes to make immediate effect */
55 readl(&priv->regs->channel[priv->cs].chctrl);
56}
57
58static int omap3_spi_write(struct omap3_spi_priv *priv, unsigned int len,
59 const void *txp, unsigned long flags)
60{
61 ulong start;
62 int i, chconf;
63
64 chconf = readl(&priv->regs->channel[priv->cs].chconf);
65
66 /* Enable the channel */
67 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
68
69 chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
70 chconf |= (priv->wordlen - 1) << 7;
71 chconf |= OMAP3_MCSPI_CHCONF_TRM_TX_ONLY;
72 chconf |= OMAP3_MCSPI_CHCONF_FORCE;
73 omap3_spi_write_chconf(priv, chconf);
74
75 for (i = 0; i < len; i++) {
76 /* wait till TX register is empty (TXS == 1) */
77 start = get_timer(0);
78 while (!(readl(&priv->regs->channel[priv->cs].chstat) &
79 OMAP3_MCSPI_CHSTAT_TXS)) {
80 if (get_timer(start) > SPI_WAIT_TIMEOUT) {
81 printf("SPI TXS timed out, status=0x%08x\n",
82 readl(&priv->regs->channel[priv->cs].chstat));
83 return -1;
84 }
85 }
86 /* Write the data */
87 unsigned int *tx = &priv->regs->channel[priv->cs].tx;
88 if (priv->wordlen > 16)
89 writel(((u32 *)txp)[i], tx);
90 else if (priv->wordlen > 8)
91 writel(((u16 *)txp)[i], tx);
92 else
93 writel(((u8 *)txp)[i], tx);
94 }
95
96 /* wait to finish of transfer */
97 while ((readl(&priv->regs->channel[priv->cs].chstat) &
98 (OMAP3_MCSPI_CHSTAT_EOT | OMAP3_MCSPI_CHSTAT_TXS)) !=
99 (OMAP3_MCSPI_CHSTAT_EOT | OMAP3_MCSPI_CHSTAT_TXS))
100 ;
101
102 /* Disable the channel otherwise the next immediate RX will get affected */
103 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
104
105 if (flags & SPI_XFER_END) {
106
107 chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
108 omap3_spi_write_chconf(priv, chconf);
109 }
110 return 0;
111}
112
113static int omap3_spi_read(struct omap3_spi_priv *priv, unsigned int len,
114 void *rxp, unsigned long flags)
115{
116 int i, chconf;
117 ulong start;
118
119 chconf = readl(&priv->regs->channel[priv->cs].chconf);
120
121 /* Enable the channel */
122 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
123
124 chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
125 chconf |= (priv->wordlen - 1) << 7;
126 chconf |= OMAP3_MCSPI_CHCONF_TRM_RX_ONLY;
127 chconf |= OMAP3_MCSPI_CHCONF_FORCE;
128 omap3_spi_write_chconf(priv, chconf);
129
130 writel(0, &priv->regs->channel[priv->cs].tx);
131
132 for (i = 0; i < len; i++) {
133 start = get_timer(0);
134 /* Wait till RX register contains data (RXS == 1) */
135 while (!(readl(&priv->regs->channel[priv->cs].chstat) &
136 OMAP3_MCSPI_CHSTAT_RXS)) {
137 if (get_timer(start) > SPI_WAIT_TIMEOUT) {
138 printf("SPI RXS timed out, status=0x%08x\n",
139 readl(&priv->regs->channel[priv->cs].chstat));
140 return -1;
141 }
142 }
143
144 /* Disable the channel to prevent furher receiving */
145 if (i == (len - 1))
146 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
147
148 /* Read the data */
149 unsigned int *rx = &priv->regs->channel[priv->cs].rx;
150 if (priv->wordlen > 16)
151 ((u32 *)rxp)[i] = readl(rx);
152 else if (priv->wordlen > 8)
153 ((u16 *)rxp)[i] = (u16)readl(rx);
154 else
155 ((u8 *)rxp)[i] = (u8)readl(rx);
156 }
157
158 if (flags & SPI_XFER_END) {
159 chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
160 omap3_spi_write_chconf(priv, chconf);
161 }
162
163 return 0;
164}
165
166/*McSPI Transmit Receive Mode*/
167static int omap3_spi_txrx(struct omap3_spi_priv *priv, unsigned int len,
168 const void *txp, void *rxp, unsigned long flags)
169{
170 ulong start;
171 int chconf, i = 0;
172
173 chconf = readl(&priv->regs->channel[priv->cs].chconf);
174
175 /*Enable SPI channel*/
176 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
177
178 /*set TRANSMIT-RECEIVE Mode*/
179 chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
180 chconf |= (priv->wordlen - 1) << 7;
181 chconf |= OMAP3_MCSPI_CHCONF_FORCE;
182 omap3_spi_write_chconf(priv, chconf);
183
184 /*Shift in and out 1 byte at time*/
185 for (i=0; i < len; i++){
186 /* Write: wait for TX empty (TXS == 1)*/
187 start = get_timer(0);
188 while (!(readl(&priv->regs->channel[priv->cs].chstat) &
189 OMAP3_MCSPI_CHSTAT_TXS)) {
190 if (get_timer(start) > SPI_WAIT_TIMEOUT) {
191 printf("SPI TXS timed out, status=0x%08x\n",
192 readl(&priv->regs->channel[priv->cs].chstat));
193 return -1;
194 }
195 }
196 /* Write the data */
197 unsigned int *tx = &priv->regs->channel[priv->cs].tx;
198 if (priv->wordlen > 16)
199 writel(((u32 *)txp)[i], tx);
200 else if (priv->wordlen > 8)
201 writel(((u16 *)txp)[i], tx);
202 else
203 writel(((u8 *)txp)[i], tx);
204
205 /*Read: wait for RX containing data (RXS == 1)*/
206 start = get_timer(0);
207 while (!(readl(&priv->regs->channel[priv->cs].chstat) &
208 OMAP3_MCSPI_CHSTAT_RXS)) {
209 if (get_timer(start) > SPI_WAIT_TIMEOUT) {
210 printf("SPI RXS timed out, status=0x%08x\n",
211 readl(&priv->regs->channel[priv->cs].chstat));
212 return -1;
213 }
214 }
215 /* Read the data */
216 unsigned int *rx = &priv->regs->channel[priv->cs].rx;
217 if (priv->wordlen > 16)
218 ((u32 *)rxp)[i] = readl(rx);
219 else if (priv->wordlen > 8)
220 ((u16 *)rxp)[i] = (u16)readl(rx);
221 else
222 ((u8 *)rxp)[i] = (u8)readl(rx);
223 }
224 /* Disable the channel */
225 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
226
227 /*if transfer must be terminated disable the channel*/
228 if (flags & SPI_XFER_END) {
229 chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
230 omap3_spi_write_chconf(priv, chconf);
231 }
232
233 return 0;
234}
235
236static int _spi_xfer(struct omap3_spi_priv *priv, unsigned int bitlen,
237 const void *dout, void *din, unsigned long flags)
238{
239 unsigned int len;
240 int ret = -1;
241
242 if (priv->wordlen < 4 || priv->wordlen > 32) {
243 printf("omap3_spi: invalid wordlen %d\n", priv->wordlen);
244 return -1;
245 }
246
247 if (bitlen % priv->wordlen)
248 return -1;
249
250 len = bitlen / priv->wordlen;
251
252 if (bitlen == 0) { /* only change CS */
253 int chconf = readl(&priv->regs->channel[priv->cs].chconf);
254
255 if (flags & SPI_XFER_BEGIN) {
256 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
257 chconf |= OMAP3_MCSPI_CHCONF_FORCE;
258 omap3_spi_write_chconf(priv, chconf);
259 }
260 if (flags & SPI_XFER_END) {
261 chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
262 omap3_spi_write_chconf(priv, chconf);
263 omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
264 }
265 ret = 0;
266 } else {
267 if (dout != NULL && din != NULL)
268 ret = omap3_spi_txrx(priv, len, dout, din, flags);
269 else if (dout != NULL)
270 ret = omap3_spi_write(priv, len, dout, flags);
271 else if (din != NULL)
272 ret = omap3_spi_read(priv, len, din, flags);
273 }
274 return ret;
275}
276
277static void _omap3_spi_set_speed(struct omap3_spi_priv *priv)
278{
279 uint32_t confr, div = 0;
280
281 confr = readl(&priv->regs->channel[priv->cs].chconf);
282
283 /* Calculate clock divisor. Valid range: 0x0 - 0xC ( /1 - /4096 ) */
284 if (priv->freq) {
285 while (div <= 0xC && (OMAP3_MCSPI_MAX_FREQ / (1 << div))
286 > priv->freq)
287 div++;
288 } else {
289 div = 0xC;
290 }
291
292 /* set clock divisor */
293 confr &= ~OMAP3_MCSPI_CHCONF_CLKD_MASK;
294 confr |= div << 2;
295
296 omap3_spi_write_chconf(priv, confr);
297}
298
299static void _omap3_spi_set_mode(struct omap3_spi_priv *priv)
300{
301 uint32_t confr;
302
303 confr = readl(&priv->regs->channel[priv->cs].chconf);
304
305 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
306 * REVISIT: this controller could support SPI_3WIRE mode.
307 */
308 if (priv->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
309 confr &= ~(OMAP3_MCSPI_CHCONF_IS|OMAP3_MCSPI_CHCONF_DPE1);
310 confr |= OMAP3_MCSPI_CHCONF_DPE0;
311 } else {
312 confr &= ~OMAP3_MCSPI_CHCONF_DPE0;
313 confr |= OMAP3_MCSPI_CHCONF_IS|OMAP3_MCSPI_CHCONF_DPE1;
314 }
315
316 /* set SPI mode 0..3 */
317 confr &= ~(OMAP3_MCSPI_CHCONF_POL | OMAP3_MCSPI_CHCONF_PHA);
318 if (priv->mode & SPI_CPHA)
319 confr |= OMAP3_MCSPI_CHCONF_PHA;
320 if (priv->mode & SPI_CPOL)
321 confr |= OMAP3_MCSPI_CHCONF_POL;
322
323 /* set chipselect polarity; manage with FORCE */
324 if (!(priv->mode & SPI_CS_HIGH))
325 confr |= OMAP3_MCSPI_CHCONF_EPOL; /* active-low; normal */
326 else
327 confr &= ~OMAP3_MCSPI_CHCONF_EPOL;
328
329 /* Transmit & receive mode */
330 confr &= ~OMAP3_MCSPI_CHCONF_TRM_MASK;
331
332 omap3_spi_write_chconf(priv, confr);
333}
334
335static void _omap3_spi_set_wordlen(struct omap3_spi_priv *priv)
336{
337 unsigned int confr;
338
339 /* McSPI individual channel configuration */
David Rivshinb8b88e62019-02-18 18:04:29 -0500340 confr = readl(&priv->regs->channel[priv->cs].chconf);
Jagan Teki77b8d042016-03-14 22:41:24 +0530341
342 /* wordlength */
343 confr &= ~OMAP3_MCSPI_CHCONF_WL_MASK;
344 confr |= (priv->wordlen - 1) << 7;
345
346 omap3_spi_write_chconf(priv, confr);
347}
348
349static void spi_reset(struct mcspi *regs)
350{
351 unsigned int tmp;
352
353 writel(OMAP3_MCSPI_SYSCONFIG_SOFTRESET, &regs->sysconfig);
354 do {
355 tmp = readl(&regs->sysstatus);
356 } while (!(tmp & OMAP3_MCSPI_SYSSTATUS_RESETDONE));
357
358 writel(OMAP3_MCSPI_SYSCONFIG_AUTOIDLE |
359 OMAP3_MCSPI_SYSCONFIG_ENAWAKEUP |
360 OMAP3_MCSPI_SYSCONFIG_SMARTIDLE, &regs->sysconfig);
361
362 writel(OMAP3_MCSPI_WAKEUPENABLE_WKEN, &regs->wakeupenable);
363}
364
365static void _omap3_spi_claim_bus(struct omap3_spi_priv *priv)
366{
367 unsigned int conf;
Jagan Teki77b8d042016-03-14 22:41:24 +0530368 /*
369 * setup when switching from (reset default) slave mode
370 * to single-channel master mode
371 */
372 conf = readl(&priv->regs->modulctrl);
373 conf &= ~(OMAP3_MCSPI_MODULCTRL_STEST | OMAP3_MCSPI_MODULCTRL_MS);
374 conf |= OMAP3_MCSPI_MODULCTRL_SINGLE;
375
376 writel(conf, &priv->regs->modulctrl);
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530377
378 priv->bus_claimed = true;
Jagan Teki77b8d042016-03-14 22:41:24 +0530379}
380
Jagan Teki77b8d042016-03-14 22:41:24 +0530381static int omap3_spi_claim_bus(struct udevice *dev)
Dirk Behme53736ba2010-12-11 11:01:00 -0500382{
Jagan Teki77b8d042016-03-14 22:41:24 +0530383 struct udevice *bus = dev->parent;
384 struct omap3_spi_priv *priv = dev_get_priv(bus);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700385 struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
Dirk Behme53736ba2010-12-11 11:01:00 -0500386
Jagan Teki77b8d042016-03-14 22:41:24 +0530387 priv->cs = slave_plat->cs;
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530388 if (!priv->freq)
389 priv->freq = slave_plat->max_hz;
Hannes Schmelzerb1d2b522018-06-02 08:06:47 +0200390
Jagan Teki77b8d042016-03-14 22:41:24 +0530391 _omap3_spi_claim_bus(priv);
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530392 _omap3_spi_set_speed(priv);
393 _omap3_spi_set_mode(priv);
Nikita Kiryanov5753d092013-10-16 17:23:25 +0300394
Jagan Teki77b8d042016-03-14 22:41:24 +0530395 return 0;
Dirk Behme53736ba2010-12-11 11:01:00 -0500396}
397
Jagan Teki77b8d042016-03-14 22:41:24 +0530398static int omap3_spi_release_bus(struct udevice *dev)
Dirk Behme53736ba2010-12-11 11:01:00 -0500399{
Jagan Teki77b8d042016-03-14 22:41:24 +0530400 struct udevice *bus = dev->parent;
401 struct omap3_spi_priv *priv = dev_get_priv(bus);
402
Hannes Schmelzerc0eaffa2018-06-26 16:08:39 +0200403 writel(OMAP3_MCSPI_MODULCTRL_MS, &priv->regs->modulctrl);
Jagan Teki77b8d042016-03-14 22:41:24 +0530404
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530405 priv->bus_claimed = false;
406
Jagan Teki77b8d042016-03-14 22:41:24 +0530407 return 0;
Dirk Behme53736ba2010-12-11 11:01:00 -0500408}
409
Jagan Teki77b8d042016-03-14 22:41:24 +0530410static int omap3_spi_set_wordlen(struct udevice *dev, unsigned int wordlen)
Dirk Behme53736ba2010-12-11 11:01:00 -0500411{
Jagan Teki77b8d042016-03-14 22:41:24 +0530412 struct udevice *bus = dev->parent;
413 struct omap3_spi_priv *priv = dev_get_priv(bus);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700414 struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
Jagan Teki77b8d042016-03-14 22:41:24 +0530415
416 priv->cs = slave_plat->cs;
417 priv->wordlen = wordlen;
418 _omap3_spi_set_wordlen(priv);
419
420 return 0;
Dirk Behme53736ba2010-12-11 11:01:00 -0500421}
422
Jagan Teki77b8d042016-03-14 22:41:24 +0530423static int omap3_spi_probe(struct udevice *dev)
Dirk Behme53736ba2010-12-11 11:01:00 -0500424{
Jagan Teki77b8d042016-03-14 22:41:24 +0530425 struct omap3_spi_priv *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700426 struct omap3_spi_plat *plat = dev_get_plat(dev);
Jagan Teki77b8d042016-03-14 22:41:24 +0530427
Faiz Abbasafd4f152020-09-14 12:11:16 +0530428 priv->regs = plat->regs;
429 priv->pin_dir = plat->pin_dir;
Jagan Teki77b8d042016-03-14 22:41:24 +0530430 priv->wordlen = SPI_DEFAULT_WORDLEN;
Hannes Schmelzerc0eaffa2018-06-26 16:08:39 +0200431
432 spi_reset(priv->regs);
433
Jagan Teki77b8d042016-03-14 22:41:24 +0530434 return 0;
Dirk Behme53736ba2010-12-11 11:01:00 -0500435}
Jagan Teki77b8d042016-03-14 22:41:24 +0530436
437static int omap3_spi_xfer(struct udevice *dev, unsigned int bitlen,
438 const void *dout, void *din, unsigned long flags)
439{
440 struct udevice *bus = dev->parent;
441 struct omap3_spi_priv *priv = dev_get_priv(bus);
442
443 return _spi_xfer(priv, bitlen, dout, din, flags);
444}
445
Jagan Tekib2b41d22018-03-14 23:07:31 +0530446static int omap3_spi_set_speed(struct udevice *dev, unsigned int speed)
Jagan Teki77b8d042016-03-14 22:41:24 +0530447{
Jagan Teki84807922018-03-07 10:30:45 +0530448
Hannes Schmelzer9cddf702018-06-02 08:06:48 +0200449 struct omap3_spi_priv *priv = dev_get_priv(dev);
450
451 priv->freq = speed;
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530452 if (priv->bus_claimed)
453 _omap3_spi_set_speed(priv);
Jagan Teki84807922018-03-07 10:30:45 +0530454
Jagan Teki77b8d042016-03-14 22:41:24 +0530455 return 0;
456}
457
Jagan Tekib2b41d22018-03-14 23:07:31 +0530458static int omap3_spi_set_mode(struct udevice *dev, uint mode)
Jagan Teki77b8d042016-03-14 22:41:24 +0530459{
Hannes Schmelzer9cddf702018-06-02 08:06:48 +0200460 struct omap3_spi_priv *priv = dev_get_priv(dev);
Jagan Teki84807922018-03-07 10:30:45 +0530461
Hannes Schmelzer9cddf702018-06-02 08:06:48 +0200462 priv->mode = mode;
463
Vignesh Raghavendraf3f83ad2020-11-29 12:53:05 +0530464 if (priv->bus_claimed)
465 _omap3_spi_set_mode(priv);
Jagan Teki84807922018-03-07 10:30:45 +0530466
Jagan Teki77b8d042016-03-14 22:41:24 +0530467 return 0;
468}
469
470static const struct dm_spi_ops omap3_spi_ops = {
471 .claim_bus = omap3_spi_claim_bus,
472 .release_bus = omap3_spi_release_bus,
473 .set_wordlen = omap3_spi_set_wordlen,
474 .xfer = omap3_spi_xfer,
475 .set_speed = omap3_spi_set_speed,
476 .set_mode = omap3_spi_set_mode,
477 /*
478 * cs_info is not needed, since we require all chip selects to be
479 * in the device tree explicitly
480 */
481};
482
Faiz Abbasafd4f152020-09-14 12:11:16 +0530483#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Martin Hejnfelt5f89a152016-05-19 09:11:58 +0200484static struct omap2_mcspi_platform_config omap2_pdata = {
485 .regs_offset = 0,
486};
487
488static struct omap2_mcspi_platform_config omap4_pdata = {
489 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
490};
491
Simon Glassd1998a92020-12-03 16:55:21 -0700492static int omap3_spi_of_to_plat(struct udevice *dev)
Faiz Abbasafd4f152020-09-14 12:11:16 +0530493{
494 struct omap2_mcspi_platform_config *data =
495 (struct omap2_mcspi_platform_config *)dev_get_driver_data(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700496 struct omap3_spi_plat *plat = dev_get_plat(dev);
Faiz Abbasafd4f152020-09-14 12:11:16 +0530497
498 plat->regs = (struct mcspi *)(dev_read_addr(dev) + data->regs_offset);
499
500 if (dev_read_bool(dev, "ti,pindir-d0-out-d1-in"))
501 plat->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
502 else
503 plat->pin_dir = MCSPI_PINDIR_D0_IN_D1_OUT;
504
505 return 0;
506}
507
Jagan Teki77b8d042016-03-14 22:41:24 +0530508static const struct udevice_id omap3_spi_ids[] = {
Martin Hejnfelt5f89a152016-05-19 09:11:58 +0200509 { .compatible = "ti,omap2-mcspi", .data = (ulong)&omap2_pdata },
510 { .compatible = "ti,omap4-mcspi", .data = (ulong)&omap4_pdata },
Jagan Teki77b8d042016-03-14 22:41:24 +0530511 { }
512};
Faiz Abbasafd4f152020-09-14 12:11:16 +0530513#endif
Jagan Teki77b8d042016-03-14 22:41:24 +0530514U_BOOT_DRIVER(omap3_spi) = {
515 .name = "omap3_spi",
516 .id = UCLASS_SPI,
Faiz Abbasafd4f152020-09-14 12:11:16 +0530517 .flags = DM_FLAG_PRE_RELOC,
518#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Jagan Teki77b8d042016-03-14 22:41:24 +0530519 .of_match = omap3_spi_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700520 .of_to_plat = omap3_spi_of_to_plat,
Simon Glasscaa4daa2020-12-03 16:55:18 -0700521 .plat_auto = sizeof(struct omap3_spi_plat),
Faiz Abbasafd4f152020-09-14 12:11:16 +0530522#endif
Jagan Teki77b8d042016-03-14 22:41:24 +0530523 .probe = omap3_spi_probe,
524 .ops = &omap3_spi_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700525 .priv_auto = sizeof(struct omap3_spi_priv),
Jagan Teki77b8d042016-03-14 22:41:24 +0530526};