blob: 6e8eebfe226c296df366fafefc7a3bae74bb6f15 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08005 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080030
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053031#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033
34/* Link Definitions */
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000039#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080040
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080041#define CONFIG_VERY_BIG_RAM
42#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
43#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
44#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080045#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080046
Michael Walle3d3fe8b2020-06-01 21:53:26 +020047#define CPU_RELEASE_ADDR secondary_boot_addr
Hou Zhiqiang831c0682015-10-26 19:47:57 +080048
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080049/* Generic Timer Definitions */
50#define COUNTER_FREQUENCY 25000000 /* 25MHz */
51
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080052/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080053#define CONFIG_SYS_NS16550_SERIAL
54#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080055#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080056
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080057/* SD boot SPL */
58#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080059
Ruchika Gupta70f96612017-04-17 18:07:17 +053060#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080061#define CONFIG_SPL_STACK 0x1001e000
62#define CONFIG_SPL_PAD_TO 0x1d000
63
York Sun23af4842017-09-28 08:42:16 -070064#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
65 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070067#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080068#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053069
Udit Agarwal5536c3c2019-11-07 16:11:32 +000070#ifdef CONFIG_NXP_ESBC
Ruchika Gupta70f96612017-04-17 18:07:17 +053071#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
72/*
73 * HDR would be appended at end of image and copied to DDR along
74 * with U-Boot image. Here u-boot max. size is 512K. So if binary
75 * size increases then increase this size in case of secure boot as
76 * it uses raw u-boot image instead of fit image.
77 */
78#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
79#else
80#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +000081#endif /* ifdef CONFIG_NXP_ESBC */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080082#endif
83
Gong Qianyu3ad44722015-10-26 19:47:53 +080084/* NAND SPL */
85#ifdef CONFIG_NAND_BOOT
86#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080087#define CONFIG_SPL_MAX_SIZE 0x1a000
88#define CONFIG_SPL_STACK 0x1001d000
89#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
90#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
91#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
92#define CONFIG_SPL_BSS_START_ADDR 0x80100000
93#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
94#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +053095
Udit Agarwal5536c3c2019-11-07 16:11:32 +000096#ifdef CONFIG_NXP_ESBC
Ruchika Gupta762f92a2017-04-17 18:07:18 +053097#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal5536c3c2019-11-07 16:11:32 +000098#endif /* ifdef CONFIG_NXP_ESBC */
Ruchika Gupta762f92a2017-04-17 18:07:18 +053099
100#ifdef CONFIG_U_BOOT_HDR_SIZE
101/*
102 * HDR would be appended at end of image and copied to DDR along
103 * with U-Boot image. Here u-boot max. size is 512K. So if binary
104 * size increases then increase this size in case of secure boot as
105 * it uses raw u-boot image instead of fit image.
106 */
107#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
108#else
109#define CONFIG_SYS_MONITOR_LEN 0x100000
110#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
111
Gong Qianyu3ad44722015-10-26 19:47:53 +0800112#endif
113
Biwen Libe7b6d52021-02-05 19:01:56 +0800114/* GPIO */
115#ifdef CONFIG_DM_GPIO
116#ifndef CONFIG_MPC8XXX_GPIO
117#define CONFIG_MPC8XXX_GPIO
118#endif
119#endif
120
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800121/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530122#ifndef SPL_NO_IFC
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000123#if defined(CONFIG_TFABOOT) || \
124 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800125#define CONFIG_FSL_IFC
126/*
127 * CONFIG_SYS_FLASH_BASE has the final address (core view)
128 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
129 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
130 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
131 */
132#define CONFIG_SYS_FLASH_BASE 0x60000000
133#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
134#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
135
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900136#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800137#define CONFIG_SYS_FLASH_QUIET_TEST
138#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
139#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800140#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530141#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800142
143/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800144
145/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530146#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800147#define CONFIG_PCIE1 /* PCIE controller 1 */
148#define CONFIG_PCIE2 /* PCIE controller 2 */
149#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800150
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800151#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800152#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800153#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530154#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800155
Gong Qianyue0579a52016-01-25 15:16:05 +0800156/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530157#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800158#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800159#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
160#define CONFIG_SPI_FLASH_SST /* cs1 */
161#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800162#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530163#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800164
Shaohui Xiee8297342015-10-26 19:47:54 +0800165/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530166#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800167#define CONFIG_SYS_DPAA_FMAN
168#ifdef CONFIG_SYS_DPAA_FMAN
169#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
170
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000171#ifdef CONFIG_TFABOOT
172#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
173#define CONFIG_SYS_QE_FW_ADDR 0x940000
174
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000175
176#else
Tom Rinia0de0752021-09-22 14:50:29 -0400177#if defined(CONFIG_SD_BOOT)
Qianyu Gong2a555832016-04-01 17:52:53 +0800178/*
179 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
180 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800181 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800182 */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800183#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qianga8608062018-12-05 17:01:42 +0800184#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong2a555832016-04-01 17:52:53 +0800185#elif defined(CONFIG_QSPI_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800186#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800187#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800188/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800189#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800190#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800191#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000192#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800193#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
194#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
195#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530196#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800197
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800198/* Miscellaneous configurable options */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800199
200#define CONFIG_HWCONFIG
201#define HWCONFIG_BUFFER_SIZE 128
202
Sumit Garg4139b172017-03-30 09:52:38 +0530203#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800204#ifndef CONFIG_SPL_BUILD
205#define BOOT_TARGET_DEVICES(func) \
206 func(MMC, mmc, 0) \
Mian Yousaf Kaukab688cdf42019-01-29 16:38:40 +0100207 func(USB, usb, 0) \
208 func(DHCP, dhcp, na)
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800209#include <config_distro_bootcmd.h>
210#endif
211
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800212/* Initial environment variables */
213#define CONFIG_EXTRA_ENV_SETTINGS \
214 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800215 "fdt_high=0xffffffffffffffff\0" \
216 "initrd_high=0xffffffffffffffff\0" \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +0200217 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530218 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800219 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530220 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800221 "fdtheader_addr_r=0x80100000\0" \
222 "kernelheader_addr_r=0x80200000\0" \
223 "kernel_addr_r=0x81000000\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800224 "kernel_start=0x1000000\0" \
225 "kernelheader_start=0x800000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800226 "fdt_addr_r=0x90000000\0" \
227 "load_addr=0xa0000000\0" \
Manish Tomar507103f2020-11-05 14:08:55 +0530228 "kernelheader_addr=0x60600000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800229 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530230 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800231 "kernel_addr_sd=0x8000\0" \
232 "kernel_size_sd=0x14000\0" \
Manish Tomar507103f2020-11-05 14:08:55 +0530233 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530234 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800235 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700236 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400237 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800238 BOOTENV \
239 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530240 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800241 "scan_dev_for_boot_part=" \
242 "part list ${devtype} ${devnum} devplist; " \
243 "env exists devplist || setenv devplist 1; " \
244 "for distro_bootpart in ${devplist}; do " \
245 "if fstype ${devtype} " \
246 "${devnum}:${distro_bootpart} " \
247 "bootfstype; then " \
248 "run scan_dev_for_boot; " \
249 "fi; " \
250 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530251 "boot_a_script=" \
252 "load ${devtype} ${devnum}:${distro_bootpart} " \
253 "${scriptaddr} ${prefix}${script}; " \
254 "env exists secureboot && load ${devtype} " \
255 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000256 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
257 "env exists secureboot " \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530258 "&& esbc_validate ${scripthdraddr};" \
259 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800260 "qspi_bootcmd=echo Trying load from qspi..;" \
261 "sf probe && sf read $load_addr " \
Wen He283e4ab2019-11-14 15:08:15 +0800262 "$kernel_start $kernel_size; env exists secureboot " \
263 "&& sf read $kernelheader_addr_r $kernelheader_start " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530264 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
265 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800266 "nor_bootcmd=echo Trying load from nor..;" \
267 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530268 "$kernel_size; env exists secureboot " \
269 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
270 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
271 "bootm $load_addr#$board\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800272 "nand_bootcmd=echo Trying load from NAND..;" \
273 "nand info; nand read $load_addr " \
274 "$kernel_start $kernel_size; env exists secureboot " \
275 "&& nand read $kernelheader_addr_r $kernelheader_start " \
276 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
277 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800278 "sd_bootcmd=echo Trying load from SD ..;" \
279 "mmcinfo; mmc read $load_addr " \
280 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530281 "env exists secureboot && mmc read $kernelheader_addr_r " \
282 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
283 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800284 "bootm $load_addr#$board\0"
285
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800286
287#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000288#ifdef CONFIG_TFABOOT
289#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
290 "env exists secureboot && esbc_halt;"
291#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
292 "env exists secureboot && esbc_halt;"
293#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
294 "env exists secureboot && esbc_halt;"
Pankit Garg1f3d7392018-12-27 04:37:53 +0000295#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
296 "env exists secureboot && esbc_halt;"
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000297#else
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800298#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530299#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
300 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800301#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530302#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
303 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800304#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530305#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
306 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800307#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530308#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000309#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800310
311/* Monitor Command Prompt */
312#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530313
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800314#define CONFIG_SYS_MAXARGS 64 /* max command args */
315
316#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
317
Simon Glass457e51c2017-05-17 08:23:10 -0600318#include <asm/arch/soc.h>
319
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800320#endif /* __LS1043A_COMMON_H */