blob: c78bbfa61b165ae1737aa00a67a0f25f7f6ce00a [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
wdenkc6097192002-11-03 00:24:07 +000031#ifndef __ASSEMBLY__
32#include <galileo/core.h>
33#endif
34
35#include "../board/evb64260/local.h"
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41
42#define CONFIG_EVB64260 1 /* this is an EVB64260 board */
43#define CFG_GT_6426x GT_64260 /* with a 64260 system controller */
44
45#define CONFIG_BAUDRATE 38400 /* console baudrate = 38400 */
46
47#undef CONFIG_ECC /* enable ECC support */
48/* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
49
50/* which initialization functions to call for this board */
51#define CONFIG_MISC_INIT_R 1
wdenkc837dcb2004-01-20 23:12:12 +000052#define CONFIG_BOARD_EARLY_INIT_F 1
wdenkc6097192002-11-03 00:24:07 +000053
54#ifndef CONFIG_EVB64260_750CX
55#define CFG_BOARD_NAME "EVB64260"
56#else
57#define CFG_BOARD_NAME "EVB64260-750CX"
58#endif
59
60#define CFG_HUSH_PARSER
61#define CFG_PROMPT_HUSH_PS2 "> "
62
63/*
64 * The following defines let you select what serial you want to use
65 * for your console driver.
66 *
67 * what to do:
68 * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
69 * cable onto the second DUART channel, change the CFG_DUART port from 1
70 * to 0 below.
71 *
72 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
73 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
74 */
75#define CONFIG_MPSC
76#define CONFIG_MPSC_PORT 0
77
78#define CONFIG_NET_MULTI /* attempt all available adapters */
79
80/* define this if you want to enable GT MAC filtering */
81#define CONFIG_GT_USE_MAC_HASH_TABLE
82
83#undef CONFIG_ETHER_PORT_MII /* use RMII */
84
85#if 1
86#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
87#else
88#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
89#endif
90#define CONFIG_ZERO_BOOTDELAY_CHECK
91
92#undef CONFIG_BOOTARGS
93#define CONFIG_BOOTCOMMAND \
94 "bootp && " \
95 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
96 "ip=$ipaddr:$serverip:$gatewayip:" \
97 "$netmask:$hostname:eth0:none; && " \
98 "bootm"
99
100#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
101#define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
102
103#undef CONFIG_WATCHDOG /* watchdog disabled */
104#undef CONFIG_ALTIVEC /* undef to disable */
105
106#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
107 CONFIG_BOOTP_BOOTFILESIZE)
108
109
Jon Loeligerdcaa7152007-07-07 20:56:05 -0500110/*
111 * Command line configuration.
112 */
113#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +0000114
Jon Loeligerdcaa7152007-07-07 20:56:05 -0500115#define CONFIG_CMD_ASKENV
116
wdenkc6097192002-11-03 00:24:07 +0000117
118/*
119 * Miscellaneous configurable options
120 */
121#define CFG_LONGHELP /* undef to save memory */
122#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerdcaa7152007-07-07 20:56:05 -0500123#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000124#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
125#else
126#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
127#endif
128#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
129#define CFG_MAXARGS 16 /* max number of command args */
130#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
131
132#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
133#define CFG_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
134
135#define CFG_LOAD_ADDR 0x00300000 /* default load address */
136
137#define CFG_HZ 1000 /* decr freq: 1ms ticks */
138#define CFG_BUS_HZ 100000000 /* 100 MHz */
139#define CFG_BUS_CLK CFG_BUS_HZ
140
141#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
142
143#ifdef CONFIG_EVB64260_750CX
144#define CONFIG_750CX
145#define CFG_BROKEN_CL2
146#endif
147
148/*
149 * Low Level Configuration Settings
150 * (address mappings, register initial values, etc.)
151 * You should know what you are doing if you make changes here.
152 */
153
154/*-----------------------------------------------------------------------
155 * Definitions for initial stack pointer and data area
156 */
157#define CFG_INIT_RAM_ADDR 0x40000000
158#define CFG_INIT_RAM_END 0x1000
159#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
160#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
161#define CFG_INIT_RAM_LOCK
162
163
164/*-----------------------------------------------------------------------
165 * Start addresses for the final memory configuration
166 * (Set up by the startup code)
167 * Please note that CFG_SDRAM_BASE _must_ start at 0
168 */
169#define CFG_SDRAM_BASE 0x00000000
170#define CFG_FLASH_BASE 0xfff00000
171#define CFG_RESET_ADDRESS 0xfff00100
172#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
173#define CFG_MONITOR_BASE CFG_FLASH_BASE
174#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
175
176/* areas to map different things with the GT in physical space */
177#define CFG_DRAM_BANKS 4
178#define CFG_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
179
180/* What to put in the bats. */
181#define CFG_MISC_REGION_BASE 0xf0000000
182
183/* Peripheral Device section */
184#define CFG_GT_REGS 0xf8000000
185#define CFG_DEV_BASE 0xfc000000
186
187#define CFG_DEV0_SPACE CFG_DEV_BASE
188#define CFG_DEV1_SPACE (CFG_DEV0_SPACE + CFG_DEV0_SIZE)
189#define CFG_DEV2_SPACE (CFG_DEV1_SPACE + CFG_DEV1_SIZE)
190#define CFG_DEV3_SPACE (CFG_DEV2_SPACE + CFG_DEV2_SIZE)
191
192#define CFG_DEV0_SIZE _8M /* evb64260 sram @ 0xfc00.0000 */
193#define CFG_DEV1_SIZE _8M /* evb64260 rtc @ 0xfc80.0000 */
194#define CFG_DEV2_SIZE _16M /* evb64260 duart @ 0xfd00.0000 */
195#define CFG_DEV3_SIZE _16M /* evb64260 flash @ 0xfe00.0000 */
196
197#define CFG_DEV0_PAR 0x20205093
198#define CFG_DEV1_PAR 0xcfcfffff
199#define CFG_DEV2_PAR 0xc0059bd4
200#define CFG_8BIT_BOOT_PAR 0xc00b5e7c
201#define CFG_32BIT_BOOT_PAR 0xc4a8241c
wdenk8bde7f72003-06-27 21:31:46 +0000202 /* c 4 a 8 2 4 1 c */
203 /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
204 /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
205 /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */
206 /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */
wdenkc6097192002-11-03 00:24:07 +0000207
208#if 0 /* Wrong?? NTL */
209#define CFG_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
210 /* DMAAck[1:0] GNT0[1:0] */
211#else
212#define CFG_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
213 /* REQ0[1:0] GNT0[1:0] */
214#endif
215#define CFG_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
216 /* DMAReq[4] DMAAck[4] WDNMI WDE */
217#if 0 /* Wrong?? NTL */
218#define CFG_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
219 /* DMAAck[1:0] GNT1[1:0] */
220#else
221#define CFG_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
222 /* GPP[22] (RS232IntB or PCI1Int) */
223 /* GPP[21] (RS323IntA) */
224 /* BClkIn */
225 /* REQ1[1:0] GNT1[1:0] */
226#endif
227
228#if 0 /* Wrong?? NTL */
229# define CFG_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
230 /* GPP[27:26] Int[1:0] */
231#else
232# define CFG_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
wdenk8bde7f72003-06-27 21:31:46 +0000233 /* GPP[29] (PCI1Int) */
234 /* BClkOut0 */
235 /* GPP[27] (PCI0Int) */
236 /* GPP[26] (RtcInt or PCI1Int) */
237 /* CPUInt[25:24] */
wdenkc6097192002-11-03 00:24:07 +0000238#endif
239
240# define CFG_SERIAL_PORT_MUX 0x00000102 /* 0=hiZ 1=MPSC0 2=ETH 0 and 2 RMII */
241
242#if 0 /* Wrong?? - NTL */
243# define CFG_GPP_LEVEL_CONTROL 0x000002c6
244#else
245# define CFG_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
wdenk8bde7f72003-06-27 21:31:46 +0000246 /* gpp[29] */
wdenkc6097192002-11-03 00:24:07 +0000247 /* gpp[27:26] */
wdenk8bde7f72003-06-27 21:31:46 +0000248 /* gpp[22:21] */
wdenkc6097192002-11-03 00:24:07 +0000249
250# define CFG_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
251 /* idmas use buffer 1,1
252 comm use buffer 0
253 pci use buffer 1,1
254 cpu use buffer 0
255 normal load (see also ifdef HVL)
256 standard SDRAM (see also ifdef REG)
257 non staggered refresh */
258 /* 31:26 25 23 20 19 18 16 */
259 /* 110110 00 111 0 0 00 1 */
260 /* refresh_count=0x200
261 phisical interleaving disable
262 virtual interleaving enable */
263 /* 15 14 13:0 */
264 /* 1 0 0x200 */
265#endif
266
267#define CFG_DUART_IO CFG_DEV2_SPACE
268#define CFG_DUART_CHAN 1 /* channel to use for console */
269#define CFG_INIT_CHAN1
270#define CFG_INIT_CHAN2
271
272#define SRAM_BASE CFG_DEV0_SPACE
273#define SRAM_SIZE 0x00100000 /* 1 MB of sram */
274
275
276/*-----------------------------------------------------------------------
277 * PCI stuff
278 *-----------------------------------------------------------------------
279 */
280
281#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
282#define PCI_HOST_FORCE 1 /* configure as pci host */
283#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
284
285#define CONFIG_PCI /* include pci support */
286#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
287#define CONFIG_PCI_PNP /* do pci plug-and-play */
288
289/* PCI MEMORY MAP section */
290#define CFG_PCI0_MEM_BASE 0x80000000
291#define CFG_PCI0_MEM_SIZE _128M
292#define CFG_PCI1_MEM_BASE 0x88000000
293#define CFG_PCI1_MEM_SIZE _128M
294
295#define CFG_PCI0_0_MEM_SPACE (CFG_PCI0_MEM_BASE)
296#define CFG_PCI1_0_MEM_SPACE (CFG_PCI1_MEM_BASE)
297
298
wdenkc6097192002-11-03 00:24:07 +0000299/* PCI I/O MAP section */
300#define CFG_PCI0_IO_BASE 0xfa000000
301#define CFG_PCI0_IO_SIZE _16M
302#define CFG_PCI1_IO_BASE 0xfb000000
303#define CFG_PCI1_IO_SIZE _16M
304
305#define CFG_PCI0_IO_SPACE (CFG_PCI0_IO_BASE)
306#define CFG_PCI0_IO_SPACE_PCI 0x00000000
307#define CFG_PCI1_IO_SPACE (CFG_PCI1_IO_BASE)
308#define CFG_PCI1_IO_SPACE_PCI 0x00000000
309
310/*
311 * NS16550 Configuration
312 */
313#define CFG_NS16550
314
315#define CFG_NS16550_REG_SIZE -4
316
317#define CFG_NS16550_CLK 3686400
318
319#define CFG_NS16550_COM1 (CFG_DUART_IO + 0)
320#define CFG_NS16550_COM2 (CFG_DUART_IO + 0x20)
321
322/*----------------------------------------------------------------------
323 * Initial BAT mappings
324 */
325
326/* NOTES:
327 * 1) GUARDED and WRITE_THRU not allowed in IBATS
328 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
329 */
330
331/* SDRAM */
332#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
333#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
334#define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
335#define CFG_DBAT0U CFG_IBAT0U
336
337/* init ram */
338#define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
339#define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
340#define CFG_DBAT1L CFG_IBAT1L
341#define CFG_DBAT1U CFG_IBAT1U
342
343/* PCI0, PCI1 in one BAT */
344#define CFG_IBAT2L BATL_NO_ACCESS
345#define CFG_IBAT2U CFG_DBAT2U
346#define CFG_DBAT2L (CFG_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
347#define CFG_DBAT2U (CFG_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
348
349/* GT regs, bootrom, all the devices, PCI I/O */
350#define CFG_IBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
351#define CFG_IBAT3U (CFG_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
352#define CFG_DBAT3L (CFG_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
353#define CFG_DBAT3U CFG_IBAT3U
354
355/* I2C speed and slave address (for compatability) defaults */
356#define CFG_I2C_SPEED 400000
357#define CFG_I2C_SLAVE 0x7F
358
359/* I2C addresses for the two DIMM SPD chips */
360#ifndef CONFIG_EVB64260_750CX
361#define DIMM0_I2C_ADDR 0x56
362#define DIMM1_I2C_ADDR 0x54
363#else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
364#define DIMM0_I2C_ADDR 0x54
365#define DIMM1_I2C_ADDR 0x54
366#endif
367
368/*
369 * For booting Linux, the board info and command line data
370 * have to be in the first 8 MB of memory, since this is
371 * the maximum mapped by the Linux kernel during initialization.
372 */
373#define CFG_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
374
375/*-----------------------------------------------------------------------
376 * FLASH organization
377 */
378#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
379#define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
380
381#define CFG_EXTRA_FLASH_DEVICE DEVICE3 /* extra flash at device 3 */
382#define CFG_EXTRA_FLASH_WIDTH 4 /* 32 bit */
383
384#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
385#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
386#define CFG_FLASH_CFI 1
387
388#define CFG_ENV_IS_IN_FLASH 1
389#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
390#define CFG_ENV_SECT_SIZE 0x10000
391#define CFG_ENV_ADDR (CFG_FLASH_BASE+CFG_MONITOR_LEN-CFG_ENV_SECT_SIZE)
392
393/*-----------------------------------------------------------------------
394 * Cache Configuration
395 */
396#define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
Jon Loeligerdcaa7152007-07-07 20:56:05 -0500397#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000398#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
399#endif
400
401/*-----------------------------------------------------------------------
402 * L2CR setup -- make sure this is right for your board!
wdenk1d0350e2002-11-11 21:14:20 +0000403 * look in include/74xx_7xx.h for the defines used here
wdenkc6097192002-11-03 00:24:07 +0000404 */
405
406#define CFG_L2
407
408#ifdef CONFIG_750CX
409#define L2_INIT 0
410#else
411#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
412 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
413#endif
414
415#define L2_ENABLE (L2_INIT | L2CR_L2E)
416
417/*
418 * Internal Definitions
419 *
420 * Boot Flags
421 */
422#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
423#define BOOTFLAG_WARM 0x02 /* Software reboot */
424
425#define CFG_BOARD_ASM_INIT 1
426
427
428#endif /* __CONFIG_H */