blob: 430ff4b8f48bb9e6a064c4bed0b2018037bca567 [file] [log] [blame]
Wolfgang Denk7ce343e2006-10-09 00:48:57 +02001/*
2 * Copyright (C) 2006 Embedded Planet, LLC.
3 *
4 * U-Boot configuration for Embedded Planet EP82xxM boards.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#define CONFIG_MPC8260
29#define CPU_ID_STR "MPC8270"
30
Wolfgang Denkf836e412006-10-20 16:12:14 +020031#define CONFIG_EP82XXM /* Embedded Planet EP82xxM H 1.0 board */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020032 /* 256MB SDRAM / 64MB FLASH */
33
34#undef DEBUG
35
36#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
37
38/* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
39#define CONFIG_ENV_OVERWRITE
40
41/*
42 * Select serial console configuration
43 *
44 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
45 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
46 * for SCC).
47 */
48#define CONFIG_CONS_ON_SMC /* Console is on SMC */
49#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
50#undef CONFIG_CONS_NONE /* It's not on external UART */
51#define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
52
53#define CFG_BCSR 0xFA000000
54
55/*
56 * Select ethernet configuration
57 *
58 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
59 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
60 * SCC, 1-3 for FCC)
61 *
62 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
Jon Loeliger639221c2007-07-09 17:15:49 -050063 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
64 * must be unset.
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020065 */
66#undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
67#define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
68#undef CONFIG_ETHER_NONE /* No external Ethernet */
69
70#define CONFIG_NET_MULTI
71
72#define CONFIG_ETHER_ON_FCC2
73#define CONFIG_ETHER_ON_FCC3
74
75#define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
76#define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK16)
77#define CFG_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
78#define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
79
80#define CFG_CPMFCR_RAMTYPE 0
81#define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
82
83#define CONFIG_MII /* MII PHY management */
84#define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
85
86/*
87 * GPIO pins used for bit-banged MII communications
88 */
89#define MDIO_PORT 0 /* Not used - implemented in BCSR */
90#define MDIO_ACTIVE (*(vu_char *)(CFG_BCSR + 8) &= 0xFB)
91#define MDIO_TRISTATE (*(vu_char *)(CFG_BCSR + 8) |= 0x04)
92#define MDIO_READ (*(vu_char *)(CFG_BCSR + 8) & 1)
93
94#define MDIO(bit) if(bit) *(vu_char *)(CFG_BCSR + 8) |= 0x01; \
95 else *(vu_char *)(CFG_BCSR + 8) &= 0xFE
96
97#define MDC(bit) if(bit) *(vu_char *)(CFG_BCSR + 8) |= 0x02; \
98 else *(vu_char *)(CFG_BCSR + 8) &= 0xFD
99
100#define MIIDELAY udelay(1)
101
102
103#ifndef CONFIG_8260_CLKIN
104#define CONFIG_8260_CLKIN 66000000 /* in Hz */
105#endif
106
107#define CONFIG_BAUDRATE 115200
108
109#define CFG_VXWORKS_MAC_PTR 0x4300 /* Pass Ethernet MAC to VxWorks */
110
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200111
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500112/*
113 * Command line configuration.
114 */
115#include <config_cmd_default.h>
116
117
118#define CONFIG_CMD_DHCP
119#define CONFIG_CMD_ECHO
120#define CONFIG_CMD_I2C
121#define CONFIG_CMD_IMMAP
122#define CONFIG_CMD_MII
123#define CONFIG_CMD_PING
124#define CONFIG_CMD_DATE
125#define CONFIG_CMD_DTT
126#define CONFIG_CMD_EEPROM
127#define CONFIG_CMD_PCI
128#define CONFIG_CMD_DIAG
129
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200130
131#define CONFIG_ETHADDR 00:10:EC:00:88:65
132#define CONFIG_HAS_ETH1
133#define CONFIG_ETH1ADDR 00:10:EC:80:88:65
134#define CONFIG_IPADDR 10.0.0.245
135#define CONFIG_HOSTNAME EP82xxM
136#define CONFIG_SERVERIP 10.0.0.26
137#define CONFIG_GATEWAYIP 10.0.0.1
138#define CONFIG_NETMASK 255.255.255.0
139#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
140#define CFG_ENV_IN_OWN_SECT 1
Wolfgang Denk8078f1a2006-10-28 02:28:02 +0200141#define CONFIG_AUTO_COMPLETE 1
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200142#define CONFIG_EXTRA_ENV_SETTINGS "ethprime=FCC3 ETHERNET"
143
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500144#if defined(CONFIG_CMD_KGDB)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200145#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
146#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
147#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
148#define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */
149#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
150#endif
151
152#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
153#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
154
155/*
156 * Miscellaneous configurable options
157 */
158#define CFG_HUSH_PARSER
159#define CFG_PROMPT_HUSH_PS2 "> "
160#define CFG_LONGHELP /* undef to save memory */
161#define CFG_PROMPT "ep82xxm=> " /* Monitor Command Prompt */
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500162#if defined(CONFIG_CMD_KGDB)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200163#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
164#else
165#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
166#endif
167#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
168#define CFG_MAXARGS 16 /* max number of command args */
169#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
170
171#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
172#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
173
174#define CFG_LOAD_ADDR 0x100000 /* default load address */
175
176#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
177
178#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
179
180/*-----------------------------------------------------------------------
181 * Environment
182 *----------------------------------------------------------------------*/
183/*
184 * Define here the location of the environment variables (FLASH or EEPROM).
185 * Note: DENX encourages to use redundant environment in FLASH.
186 */
187#if 1
188#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
189#else
190#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
191#endif
192
193/*-----------------------------------------------------------------------
194 * FLASH related
195 *----------------------------------------------------------------------*/
196#define CFG_FLASH_BASE 0xFC000000
197#define CFG_FLASH_CFI
198#define CFG_FLASH_CFI_DRIVER
199#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
200#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
201#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector in flinfo */
202
203#ifdef CFG_ENV_IS_IN_FLASH
204#define CFG_ENV_SECT_SIZE 0x20000
205#define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
206#endif /* CFG_ENV_IS_IN_FLASH */
207
208/*-----------------------------------------------------------------------
209 * I2C
210 *----------------------------------------------------------------------*/
211/* EEPROM Configuration */
212#define CFG_EEPROM_SIZE 0x1000
213#define CFG_I2C_EEPROM_ADDR 0x54
214#define CFG_I2C_EEPROM_ADDR_LEN 1
215#define CFG_EEPROM_PAGE_WRITE_BITS 3
216#define CFG_EEPROM_PAGE_WRITE_ENABLE
217#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
218
219#ifdef CFG_ENV_IS_IN_EEPROM
220#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
221#define CFG_ENV_OFFSET 0x0
222#endif /* CFG_ENV_IS_IN_EEPROM */
223
224/* RTC Configuration */
225#define CONFIG_RTC_M41T11 1 /* uses a M41T81 */
226#define CFG_I2C_RTC_ADDR 0x68
227#define CONFIG_M41T11_BASE_YEAR 1900
228
229/* I2C SYSMON (LM75) */
230#define CONFIG_DTT_LM75 1
231#define CONFIG_DTT_SENSORS {0}
232#define CFG_DTT_MAX_TEMP 70
233#define CFG_DTT_LOW_TEMP -30
234#define CFG_DTT_HYSTERESIS 3
235
236/*-----------------------------------------------------------------------
237 * NVRAM Configuration
238 *-----------------------------------------------------------------------
239 */
240#define CFG_NVRAM_BASE_ADDR 0xFA080000
241#define CFG_NVRAM_SIZE (128*1024)-16
242
243
244/*-----------------------------------------------------------------------
245 * PCI stuff
246 *-----------------------------------------------------------------------
247 */
248/* General PCI */
249#define CONFIG_PCI /* include pci support */
250#define CONFIG_PCI_PNP /* do pci plug-and-play */
251#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
252#define CONFIG_PCI_BOOTDELAY 0
253
254/* PCI Memory map (if different from default map */
255#define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
256#define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
257#define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
258 PICMR_PREFETCH_EN)
259
260/*
261 * These are the windows that allow the CPU to access PCI address space.
262 * All three PCI master windows, which allow the CPU to access PCI
263 * prefetch, non prefetch, and IO space (see below), must all fit within
264 * these windows.
265 */
266
267/*
268 * Master window that allows the CPU to access PCI Memory (prefetch).
269 * This window will be setup with the second set of Outbound ATU registers
270 * in the bridge.
271 */
272
273#define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
274#define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
275#define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
276#define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
277#define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
278
279/*
280 * Master window that allows the CPU to access PCI Memory (non-prefetch).
281 * This window will be setup with the second set of Outbound ATU registers
282 * in the bridge.
283 */
284
285#define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
286#define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
287#define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
288#define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
289#define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
290
291/*
292 * Master window that allows the CPU to access PCI IO space.
293 * This window will be setup with the first set of Outbound ATU registers
294 * in the bridge.
295 */
296
297#define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
298#define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
299#define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
300#define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
301#define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
302
303
304/* PCIBR0 - for PCI IO*/
305#define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */
306#define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
307/* PCIBR1 - prefetch and non-prefetch regions joined together */
308#define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL
309#define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U)
310
311
312#define CFG_DIRECT_FLASH_TFTP
313
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500314#if defined(CONFIG_CMD_JFFS2)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200315#define CFG_JFFS2_FIRST_BANK 0
316#define CFG_JFFS2_NUM_BANKS CFG_MAX_FLASH_BANKS
317#define CFG_JFFS2_FIRST_SECTOR 0
318#define CFG_JFFS2_LAST_SECTOR 62
319#define CFG_JFFS2_SORT_FRAGMENTS
320#define CFG_JFFS_CUSTOM_PART
321#endif /* CFG_CMD_JFFS2 */
322
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500323#if defined(CONFIG_CMD_I2C)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200324#define CONFIG_HARD_I2C 1 /* To enable I2C support */
325#define CFG_I2C_SPEED 100000 /* I2C speed */
326#define CFG_I2C_SLAVE 0x7F /* I2C slave address */
327#endif /* CFG_CMD_I2C */
328
329#define CFG_MONITOR_BASE TEXT_BASE
330#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
331#define CFG_RAMBOOT
332#endif
333
334#define CFG_MONITOR_LEN (512 << 10) /* Reserve 256KB for Monitor */
335
336#define CFG_DEFAULT_IMMR 0x00010000
337#define CFG_IMMR 0xF0000000
338
339#define CFG_INIT_RAM_ADDR CFG_IMMR
340#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
341#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
342#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
343#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
344
345
346/* Hard reset configuration word */
347#define CFG_HRCW_MASTER 0 /*0x1C800641*/ /* Not used - provided by CPLD */
348/* No slaves */
349#define CFG_HRCW_SLAVE1 0
350#define CFG_HRCW_SLAVE2 0
351#define CFG_HRCW_SLAVE3 0
352#define CFG_HRCW_SLAVE4 0
353#define CFG_HRCW_SLAVE5 0
354#define CFG_HRCW_SLAVE6 0
355#define CFG_HRCW_SLAVE7 0
356
357#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
358#define BOOTFLAG_WARM 0x02 /* Software reboot */
359
360#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
361#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
362
363#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500364#if defined(CONFIG_CMD_KGDB)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200365#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
366#endif
367
368#define CFG_HID0_INIT 0
369#define CFG_HID0_FINAL 0
370
371#define CFG_HID2 0
372
373#define CFG_SIUMCR 0x02610000
374#define CFG_SYPCR 0xFFFF0689
375#define CFG_BCR 0x8080E000
376#define CFG_SCCR 0x00000001
377
378#define CFG_RMR 0
379#define CFG_TMCNTSC 0x000000C3
380#define CFG_PISCR 0x00000083
381#define CFG_RCCR 0
382
383#define CFG_MPTPR 0x0A00
384#define CFG_PSDMR 0xC432246E
385#define CFG_PSRT 0x32
386
387#define CFG_SDRAM_BASE 0x00000000
388#define CFG_SDRAM_BR (CFG_SDRAM_BASE | 0x00000041)
389#define CFG_SDRAM_OR 0xF0002900
390
391#define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801)
392#define CFG_OR0_PRELIM 0xFC000882
393#define CFG_BR4_PRELIM (CFG_BCSR | 0x00001001)
394#define CFG_OR4_PRELIM 0xFFF00050
395
396#define CFG_RESET_ADDRESS 0xFFF00100
397
398#endif /* __CONFIG_H */