blob: 1e24d05bfb873237cd16dd0a86ba6941837abed9 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin1ace4022014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000015/*
16 * Memory configurations
17 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000018#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
19#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000020
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000021#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
22 - GENERATED_GBL_DATA_SIZE)
23
24/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020025 * DMA
26 */
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020027
28/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030029 * GPIO
30 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030031
32/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030033 * Ethernet
34 */
35#define CONFIG_RMII
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030036#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030037#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030038
39/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000040 * NOR Flash
41 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000042#define CONFIG_SYS_MAX_FLASH_BANKS 1
43#define CONFIG_SYS_MAX_FLASH_SECT 71
44#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
45#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000046
47/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030048 * NAND controller
49 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030050#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
51#define CONFIG_SYS_MAX_NAND_DEVICE 1
52#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
53
54/*
55 * NAND chip timings
56 */
57#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
58#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
59#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
60#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
61#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
62#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
63#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
64#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
65
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030066/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020067 * USB
68 */
69#define CONFIG_USB_OHCI_LPC32XX
70#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020071
72/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000073 * U-Boot General Configurations
74 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000075#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000076#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
77
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030078/*
79 * Pass open firmware flat tree
80 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030081
82/*
83 * Environment
84 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030085
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030086#define CONFIG_EXTRA_ENV_SETTINGS \
87 "autoload=no\0" \
88 "ethaddr=00:01:90:00:C0:81\0" \
89 "dtbaddr=0x81000000\0" \
90 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
91 "tftpdir=vladimir/oe/devkit3250\0" \
92 "userargs=oops=panic\0"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000093
94/*
95 * U-Boot Commands
96 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000097
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000098#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000099
100/*
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300101 * SPL specific defines
102 */
103/* SPL will be executed at offset 0 */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300104
105/* SPL will use SRAM as stack */
106#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300107
108/* Use the framework and generic lib */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300109
110/* SPL will use serial */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300111
112/* SPL loads an image from NAND */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300113#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300114
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300115#define CONFIG_SPL_NAND_SOFTECC
116
117#define CONFIG_SPL_MAX_SIZE 0x20000
118#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
119
120/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300121#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
122
123#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
124#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
125
126/* See common/spl/spl.c spl_set_header_raw_uboot() */
127#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
128
129/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000130 * Include SoC specific configuration
131 */
132#include <asm/arch/config.h>
133
134#endif /* __CONFIG_DEVKIT3250_H__*/