blob: 70b277e26f72b969fc9d8c39112d925e3934401b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wenyou Yang9e5935c2016-07-20 17:55:12 +08002/*
3 * Copyright (C) 2016 Atmel Corporation
4 * Wenyou.Yang <wenyou.yang@atmel.com>
Wenyou Yang9e5935c2016-07-20 17:55:12 +08005 */
6
7#include <common.h>
8#include <clk-uclass.h>
Simon Glass9d922452017-05-17 17:18:03 -06009#include <dm.h>
Wenyou Yang9e5935c2016-07-20 17:55:12 +080010#include <linux/io.h>
11#include <mach/at91_pmc.h>
12#include "pmc.h"
13
14DECLARE_GLOBAL_DATA_PTR;
15
16#define GENERATED_SOURCE_MAX 6
17#define GENERATED_MAX_DIV 255
18
Wenyou Yang6cadaa02016-09-27 11:00:29 +080019/**
20 * generated_clk_bind() - for the generated clock driver
21 * Recursively bind its children as clk devices.
22 *
23 * @return: 0 on success, or negative error code on failure
24 */
25static int generated_clk_bind(struct udevice *dev)
26{
27 return at91_clk_sub_device_bind(dev, "generic-clk");
28}
29
30static const struct udevice_id generated_clk_match[] = {
31 { .compatible = "atmel,sama5d2-clk-generated" },
32 {}
33};
34
35U_BOOT_DRIVER(generated_clk) = {
36 .name = "generated-clk",
37 .id = UCLASS_MISC,
38 .of_match = generated_clk_match,
39 .bind = generated_clk_bind,
40};
41
42/*-------------------------------------------------------------*/
43
44struct generic_clk_priv {
Wenyou Yang9e5935c2016-07-20 17:55:12 +080045 u32 num_parents;
46};
47
Wenyou Yang6cadaa02016-09-27 11:00:29 +080048static ulong generic_clk_get_rate(struct clk *clk)
Wenyou Yang9e5935c2016-07-20 17:55:12 +080049{
50 struct pmc_platdata *plat = dev_get_platdata(clk->dev);
51 struct at91_pmc *pmc = plat->reg_base;
52 struct clk parent;
Wenyou Yang6cadaa02016-09-27 11:00:29 +080053 ulong clk_rate;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080054 u32 tmp, gckdiv;
Wenyou Yang63a80b82017-11-17 14:50:22 +080055 u8 clock_source, parent_index;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080056 int ret;
57
58 writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
59 tmp = readl(&pmc->pcr);
Wenyou Yang63a80b82017-11-17 14:50:22 +080060 clock_source = (tmp >> AT91_PMC_PCR_GCKCSS_OFFSET) &
Wenyou Yang9e5935c2016-07-20 17:55:12 +080061 AT91_PMC_PCR_GCKCSS_MASK;
62 gckdiv = (tmp >> AT91_PMC_PCR_GCKDIV_OFFSET) & AT91_PMC_PCR_GCKDIV_MASK;
63
Wenyou Yang63a80b82017-11-17 14:50:22 +080064 parent_index = clock_source - 1;
65 ret = clk_get_by_index(dev_get_parent(clk->dev), parent_index, &parent);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080066 if (ret)
67 return 0;
68
Wenyou Yang6cadaa02016-09-27 11:00:29 +080069 clk_rate = clk_get_rate(&parent) / (gckdiv + 1);
70
71 clk_free(&parent);
72
73 return clk_rate;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080074}
75
Wenyou Yang6cadaa02016-09-27 11:00:29 +080076static ulong generic_clk_set_rate(struct clk *clk, ulong rate)
Wenyou Yang9e5935c2016-07-20 17:55:12 +080077{
78 struct pmc_platdata *plat = dev_get_platdata(clk->dev);
79 struct at91_pmc *pmc = plat->reg_base;
Wenyou Yang6cadaa02016-09-27 11:00:29 +080080 struct generic_clk_priv *priv = dev_get_priv(clk->dev);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080081 struct clk parent, best_parent;
82 ulong tmp_rate, best_rate = rate, parent_rate;
83 int tmp_diff, best_diff = -1;
84 u32 div, best_div = 0;
Wenyou Yang63a80b82017-11-17 14:50:22 +080085 u8 best_parent_index, best_clock_source = 0;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080086 u8 i;
87 u32 tmp;
88 int ret;
89
90 for (i = 0; i < priv->num_parents; i++) {
Wenyou Yang6cadaa02016-09-27 11:00:29 +080091 ret = clk_get_by_index(dev_get_parent(clk->dev), i, &parent);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080092 if (ret)
93 return ret;
94
95 parent_rate = clk_get_rate(&parent);
96 if (IS_ERR_VALUE(parent_rate))
97 return parent_rate;
98
99 for (div = 1; div < GENERATED_MAX_DIV + 2; div++) {
100 tmp_rate = DIV_ROUND_CLOSEST(parent_rate, div);
Ludovic Desrocheseb1ed2b2017-11-17 14:50:21 +0800101 tmp_diff = abs(rate - tmp_rate);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800102
103 if (best_diff < 0 || best_diff > tmp_diff) {
104 best_rate = tmp_rate;
105 best_diff = tmp_diff;
106
107 best_div = div - 1;
108 best_parent = parent;
Wenyou Yang63a80b82017-11-17 14:50:22 +0800109 best_parent_index = i;
110 best_clock_source = best_parent_index + 1;
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800111 }
112
113 if (!best_diff || tmp_rate < rate)
114 break;
115 }
116
117 if (!best_diff)
118 break;
119 }
120
121 debug("GCK: best parent: %s, best_rate = %ld, best_div = %d\n",
122 best_parent.dev->name, best_rate, best_div);
123
124 ret = clk_enable(&best_parent);
125 if (ret)
126 return ret;
127
128 writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
129 tmp = readl(&pmc->pcr);
130 tmp &= ~(AT91_PMC_PCR_GCKDIV | AT91_PMC_PCR_GCKCSS);
Wenyou Yang63a80b82017-11-17 14:50:22 +0800131 tmp |= AT91_PMC_PCR_GCKCSS_(best_clock_source) |
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800132 AT91_PMC_PCR_CMD_WRITE |
133 AT91_PMC_PCR_GCKDIV_(best_div) |
134 AT91_PMC_PCR_GCKEN;
135 writel(tmp, &pmc->pcr);
136
137 while (!(readl(&pmc->sr) & AT91_PMC_GCKRDY))
138 ;
139
140 return 0;
141}
142
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800143static struct clk_ops generic_clk_ops = {
144 .of_xlate = at91_clk_of_xlate,
145 .get_rate = generic_clk_get_rate,
146 .set_rate = generic_clk_set_rate,
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800147};
148
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800149static int generic_clk_ofdata_to_platdata(struct udevice *dev)
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800150{
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800151 struct generic_clk_priv *priv = dev_get_priv(dev);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800152 u32 cells[GENERATED_SOURCE_MAX];
153 u32 num_parents;
154
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800155 num_parents = fdtdec_get_int_array_count(gd->fdt_blob,
Simon Glasse160f7d2017-01-17 16:52:55 -0700156 dev_of_offset(dev_get_parent(dev)), "clocks", cells,
157 GENERATED_SOURCE_MAX);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800158
159 if (!num_parents)
160 return -1;
161
162 priv->num_parents = num_parents;
163
164 return 0;
165}
166
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800167U_BOOT_DRIVER(generic_clk) = {
168 .name = "generic-clk",
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800169 .id = UCLASS_CLK,
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800170 .probe = at91_clk_probe,
171 .ofdata_to_platdata = generic_clk_ofdata_to_platdata,
172 .priv_auto_alloc_size = sizeof(struct generic_clk_priv),
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800173 .platdata_auto_alloc_size = sizeof(struct pmc_platdata),
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800174 .ops = &generic_clk_ops,
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800175};