blob: 450de981e9f05cacdfeddd11d3841ec7c94cfecd [file] [log] [blame]
Ryder Lee0bd7dc72018-11-15 10:07:54 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek common clock driver
4 *
5 * Copyright (C) 2018 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
7 */
8
9#include <common.h>
10#include <clk-uclass.h>
11#include <div64.h>
12#include <dm.h>
13#include <asm/io.h>
14
15#include "clk-mtk.h"
16
17#define REG_CON0 0
18#define REG_CON1 4
19
20#define CON0_BASE_EN BIT(0)
21#define CON0_PWR_ON BIT(0)
22#define CON0_ISO_EN BIT(1)
23#define CON1_PCW_CHG BIT(31)
24
25#define POSTDIV_MASK 0x7
26#define INTEGER_BITS 7
27
28/* scpsys clock off control */
29#define CLK_SCP_CFG0 0x200
30#define CLK_SCP_CFG1 0x204
31#define SCP_ARMCK_OFF_EN GENMASK(9, 0)
32#define SCP_AXICK_DCM_DIS_EN BIT(0)
33#define SCP_AXICK_26M_SEL_EN BIT(4)
34
35/* shared functions */
36
37/*
38 * In case the rate change propagation to parent clocks is undesirable,
39 * this function is recursively called to find the parent to calculate
40 * the accurate frequency.
41 */
42static int mtk_clk_find_parent_rate(struct clk *clk, int id,
43 const struct driver *drv)
44{
45 struct clk parent = { .id = id, };
46
47 if (drv) {
48 struct udevice *dev;
49
50 if (uclass_get_device_by_driver(UCLASS_CLK, drv, &dev))
51 return -ENODEV;
52
53 parent.dev = dev;
54 } else {
55 parent.dev = clk->dev;
56 }
57
58 return clk_get_rate(&parent);
59}
60
61static int mtk_clk_mux_set_parent(void __iomem *base, u32 parent,
62 const struct mtk_composite *mux)
63{
64 u32 val, index = 0;
65
66 while (mux->parent[index] != parent)
67 if (++index == mux->num_parents)
68 return -EINVAL;
69
mingming leef62168d2019-12-31 11:29:21 +080070 if (mux->flags & CLK_MUX_SETCLR_UPD) {
71 val = (mux->mux_mask << mux->mux_shift);
72 writel(val, base + mux->mux_clr_reg);
Ryder Lee0bd7dc72018-11-15 10:07:54 +080073
mingming leef62168d2019-12-31 11:29:21 +080074 val = (index << mux->mux_shift);
75 writel(val, base + mux->mux_set_reg);
76
77 if (mux->upd_shift >= 0)
78 writel(BIT(mux->upd_shift), base + mux->upd_reg);
79 } else {
80 /* switch mux to a select parent */
81 val = readl(base + mux->mux_reg);
82 val &= ~(mux->mux_mask << mux->mux_shift);
83
84 val |= index << mux->mux_shift;
85 writel(val, base + mux->mux_reg);
86 }
Ryder Lee0bd7dc72018-11-15 10:07:54 +080087
88 return 0;
89}
90
91/* apmixedsys functions */
92
93static unsigned long __mtk_pll_recalc_rate(const struct mtk_pll_data *pll,
94 u32 fin, u32 pcw, int postdiv)
95{
96 int pcwbits = pll->pcwbits;
97 int pcwfbits;
98 u64 vco;
99 u8 c = 0;
100
101 /* The fractional part of the PLL divider. */
102 pcwfbits = pcwbits > INTEGER_BITS ? pcwbits - INTEGER_BITS : 0;
103
104 vco = (u64)fin * pcw;
105
106 if (pcwfbits && (vco & GENMASK(pcwfbits - 1, 0)))
107 c = 1;
108
109 vco >>= pcwfbits;
110
111 if (c)
112 vco++;
113
114 return ((unsigned long)vco + postdiv - 1) / postdiv;
115}
116
117/**
118 * MediaTek PLLs are configured through their pcw value. The pcw value
119 * describes a divider in the PLL feedback loop which consists of 7 bits
120 * for the integer part and the remaining bits (if present) for the
121 * fractional part. Also they have a 3 bit power-of-two post divider.
122 */
123static void mtk_pll_set_rate_regs(struct clk *clk, u32 pcw, int postdiv)
124{
125 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
126 const struct mtk_pll_data *pll = &priv->tree->plls[clk->id];
127 u32 val;
128
129 /* set postdiv */
130 val = readl(priv->base + pll->pd_reg);
131 val &= ~(POSTDIV_MASK << pll->pd_shift);
132 val |= (ffs(postdiv) - 1) << pll->pd_shift;
133
134 /* postdiv and pcw need to set at the same time if on same register */
135 if (pll->pd_reg != pll->pcw_reg) {
136 writel(val, priv->base + pll->pd_reg);
137 val = readl(priv->base + pll->pcw_reg);
138 }
139
140 /* set pcw */
141 val &= ~GENMASK(pll->pcw_shift + pll->pcwbits - 1, pll->pcw_shift);
142 val |= pcw << pll->pcw_shift;
143 val &= ~CON1_PCW_CHG;
144 writel(val, priv->base + pll->pcw_reg);
145
146 val |= CON1_PCW_CHG;
147 writel(val, priv->base + pll->pcw_reg);
148
149 udelay(20);
150}
151
152/**
153 * mtk_pll_calc_values - calculate good values for a given input frequency.
154 * @clk: The clk
155 * @pcw: The pcw value (output)
156 * @postdiv: The post divider (output)
157 * @freq: The desired target frequency
158 */
159static void mtk_pll_calc_values(struct clk *clk, u32 *pcw, u32 *postdiv,
160 u32 freq)
161{
162 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
163 const struct mtk_pll_data *pll = &priv->tree->plls[clk->id];
164 unsigned long fmin = 1000 * MHZ;
165 u64 _pcw;
166 u32 val;
167
168 if (freq > pll->fmax)
169 freq = pll->fmax;
170
171 for (val = 0; val < 5; val++) {
172 *postdiv = 1 << val;
173 if ((u64)freq * *postdiv >= fmin)
174 break;
175 }
176
177 /* _pcw = freq * postdiv / xtal_rate * 2^pcwfbits */
178 _pcw = ((u64)freq << val) << (pll->pcwbits - INTEGER_BITS);
179 do_div(_pcw, priv->tree->xtal2_rate);
180
181 *pcw = (u32)_pcw;
182}
183
184static ulong mtk_apmixedsys_set_rate(struct clk *clk, ulong rate)
185{
186 u32 pcw = 0;
187 u32 postdiv;
188
189 mtk_pll_calc_values(clk, &pcw, &postdiv, rate);
190 mtk_pll_set_rate_regs(clk, pcw, postdiv);
191
192 return 0;
193}
194
195static ulong mtk_apmixedsys_get_rate(struct clk *clk)
196{
197 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
198 const struct mtk_pll_data *pll = &priv->tree->plls[clk->id];
199 u32 postdiv;
200 u32 pcw;
201
202 postdiv = (readl(priv->base + pll->pd_reg) >> pll->pd_shift) &
203 POSTDIV_MASK;
204 postdiv = 1 << postdiv;
205
206 pcw = readl(priv->base + pll->pcw_reg) >> pll->pcw_shift;
207 pcw &= GENMASK(pll->pcwbits - 1, 0);
208
209 return __mtk_pll_recalc_rate(pll, priv->tree->xtal2_rate,
210 pcw, postdiv);
211}
212
213static int mtk_apmixedsys_enable(struct clk *clk)
214{
215 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
216 const struct mtk_pll_data *pll = &priv->tree->plls[clk->id];
217 u32 r;
218
219 r = readl(priv->base + pll->pwr_reg) | CON0_PWR_ON;
220 writel(r, priv->base + pll->pwr_reg);
221 udelay(1);
222
223 r = readl(priv->base + pll->pwr_reg) & ~CON0_ISO_EN;
224 writel(r, priv->base + pll->pwr_reg);
225 udelay(1);
226
227 r = readl(priv->base + pll->reg + REG_CON0);
228 r |= pll->en_mask;
229 writel(r, priv->base + pll->reg + REG_CON0);
230
231 udelay(20);
232
233 if (pll->flags & HAVE_RST_BAR) {
234 r = readl(priv->base + pll->reg + REG_CON0);
235 r |= pll->rst_bar_mask;
236 writel(r, priv->base + pll->reg + REG_CON0);
237 }
238
239 return 0;
240}
241
242static int mtk_apmixedsys_disable(struct clk *clk)
243{
244 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
245 const struct mtk_pll_data *pll = &priv->tree->plls[clk->id];
246 u32 r;
247
248 if (pll->flags & HAVE_RST_BAR) {
249 r = readl(priv->base + pll->reg + REG_CON0);
250 r &= ~pll->rst_bar_mask;
251 writel(r, priv->base + pll->reg + REG_CON0);
252 }
253
254 r = readl(priv->base + pll->reg + REG_CON0);
255 r &= ~CON0_BASE_EN;
256 writel(r, priv->base + pll->reg + REG_CON0);
257
258 r = readl(priv->base + pll->pwr_reg) | CON0_ISO_EN;
259 writel(r, priv->base + pll->pwr_reg);
260
261 r = readl(priv->base + pll->pwr_reg) & ~CON0_PWR_ON;
262 writel(r, priv->base + pll->pwr_reg);
263
264 return 0;
265}
266
267/* topckgen functions */
268
269static ulong mtk_factor_recalc_rate(const struct mtk_fixed_factor *fdiv,
270 ulong parent_rate)
271{
272 u64 rate = parent_rate * fdiv->mult;
273
274 do_div(rate, fdiv->div);
275
276 return rate;
277}
278
279static int mtk_topckgen_get_factor_rate(struct clk *clk, u32 off)
280{
281 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
282 const struct mtk_fixed_factor *fdiv = &priv->tree->fdivs[off];
283 ulong rate;
284
285 switch (fdiv->flags & CLK_PARENT_MASK) {
286 case CLK_PARENT_APMIXED:
287 rate = mtk_clk_find_parent_rate(clk, fdiv->parent,
288 DM_GET_DRIVER(mtk_clk_apmixedsys));
289 break;
290 case CLK_PARENT_TOPCKGEN:
291 rate = mtk_clk_find_parent_rate(clk, fdiv->parent, NULL);
292 break;
293
294 default:
295 rate = priv->tree->xtal_rate;
296 }
297
298 return mtk_factor_recalc_rate(fdiv, rate);
299}
300
301static int mtk_topckgen_get_mux_rate(struct clk *clk, u32 off)
302{
303 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
304 const struct mtk_composite *mux = &priv->tree->muxes[off];
305 u32 index;
306
307 index = readl(priv->base + mux->mux_reg);
308 index &= mux->mux_mask << mux->mux_shift;
309 index = index >> mux->mux_shift;
310
311 if (mux->parent[index])
312 return mtk_clk_find_parent_rate(clk, mux->parent[index],
313 NULL);
314
315 return priv->tree->xtal_rate;
316}
317
318static ulong mtk_topckgen_get_rate(struct clk *clk)
319{
320 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
321
322 if (clk->id < priv->tree->fdivs_offs)
323 return priv->tree->fclks[clk->id].rate;
324 else if (clk->id < priv->tree->muxes_offs)
325 return mtk_topckgen_get_factor_rate(clk, clk->id -
326 priv->tree->fdivs_offs);
327 else
328 return mtk_topckgen_get_mux_rate(clk, clk->id -
329 priv->tree->muxes_offs);
330}
331
332static int mtk_topckgen_enable(struct clk *clk)
333{
334 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
335 const struct mtk_composite *mux;
336 u32 val;
337
338 if (clk->id < priv->tree->muxes_offs)
339 return 0;
340
341 mux = &priv->tree->muxes[clk->id - priv->tree->muxes_offs];
342 if (mux->gate_shift < 0)
343 return 0;
344
345 /* enable clock gate */
mingming leef62168d2019-12-31 11:29:21 +0800346 if (mux->flags & CLK_MUX_SETCLR_UPD) {
347 val = BIT(mux->gate_shift);
348 writel(val, priv->base + mux->mux_clr_reg);
349 } else {
350 val = readl(priv->base + mux->gate_reg);
351 val &= ~BIT(mux->gate_shift);
352 writel(val, priv->base + mux->gate_reg);
353 }
Ryder Lee0bd7dc72018-11-15 10:07:54 +0800354
355 if (mux->flags & CLK_DOMAIN_SCPSYS) {
356 /* enable scpsys clock off control */
357 writel(SCP_ARMCK_OFF_EN, priv->base + CLK_SCP_CFG0);
358 writel(SCP_AXICK_DCM_DIS_EN | SCP_AXICK_26M_SEL_EN,
359 priv->base + CLK_SCP_CFG1);
360 }
361
362 return 0;
363}
364
365static int mtk_topckgen_disable(struct clk *clk)
366{
367 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
368 const struct mtk_composite *mux;
369 u32 val;
370
371 if (clk->id < priv->tree->muxes_offs)
372 return 0;
373
374 mux = &priv->tree->muxes[clk->id - priv->tree->muxes_offs];
375 if (mux->gate_shift < 0)
376 return 0;
377
378 /* disable clock gate */
mingming leef62168d2019-12-31 11:29:21 +0800379 if (mux->flags & CLK_MUX_SETCLR_UPD) {
380 val = BIT(mux->gate_shift);
381 writel(val, priv->base + mux->mux_set_reg);
382 } else {
383 val = readl(priv->base + mux->gate_reg);
384 val |= BIT(mux->gate_shift);
385 writel(val, priv->base + mux->gate_reg);
386 }
Ryder Lee0bd7dc72018-11-15 10:07:54 +0800387
388 return 0;
389}
390
391static int mtk_topckgen_set_parent(struct clk *clk, struct clk *parent)
392{
393 struct mtk_clk_priv *priv = dev_get_priv(clk->dev);
394
395 if (clk->id < priv->tree->muxes_offs)
396 return 0;
397
398 return mtk_clk_mux_set_parent(priv->base, parent->id,
399 &priv->tree->muxes[clk->id - priv->tree->muxes_offs]);
400}
401
402/* CG functions */
403
404static int mtk_clk_gate_enable(struct clk *clk)
405{
406 struct mtk_cg_priv *priv = dev_get_priv(clk->dev);
407 const struct mtk_gate *gate = &priv->gates[clk->id];
408 u32 bit = BIT(gate->shift);
409
410 switch (gate->flags & CLK_GATE_MASK) {
411 case CLK_GATE_SETCLR:
412 writel(bit, priv->base + gate->regs->clr_ofs);
413 break;
Fabien Parentfe913a82019-03-24 16:46:35 +0100414 case CLK_GATE_SETCLR_INV:
415 writel(bit, priv->base + gate->regs->set_ofs);
416 break;
417 case CLK_GATE_NO_SETCLR:
418 clrsetbits_le32(priv->base + gate->regs->sta_ofs, bit, 0);
419 break;
Ryder Lee0bd7dc72018-11-15 10:07:54 +0800420 case CLK_GATE_NO_SETCLR_INV:
421 clrsetbits_le32(priv->base + gate->regs->sta_ofs, bit, bit);
422 break;
423
424 default:
425 return -EINVAL;
426 }
427
428 return 0;
429}
430
431static int mtk_clk_gate_disable(struct clk *clk)
432{
433 struct mtk_cg_priv *priv = dev_get_priv(clk->dev);
434 const struct mtk_gate *gate = &priv->gates[clk->id];
435 u32 bit = BIT(gate->shift);
436
437 switch (gate->flags & CLK_GATE_MASK) {
438 case CLK_GATE_SETCLR:
439 writel(bit, priv->base + gate->regs->set_ofs);
440 break;
Fabien Parentfe913a82019-03-24 16:46:35 +0100441 case CLK_GATE_SETCLR_INV:
442 writel(bit, priv->base + gate->regs->clr_ofs);
443 break;
444 case CLK_GATE_NO_SETCLR:
445 clrsetbits_le32(priv->base + gate->regs->sta_ofs, bit, bit);
446 break;
Ryder Lee0bd7dc72018-11-15 10:07:54 +0800447 case CLK_GATE_NO_SETCLR_INV:
448 clrsetbits_le32(priv->base + gate->regs->sta_ofs, bit, 0);
449 break;
450
451 default:
452 return -EINVAL;
453 }
454
455 return 0;
456}
457
458static ulong mtk_clk_gate_get_rate(struct clk *clk)
459{
460 struct mtk_cg_priv *priv = dev_get_priv(clk->dev);
461 const struct mtk_gate *gate = &priv->gates[clk->id];
462
463 switch (gate->flags & CLK_PARENT_MASK) {
464 case CLK_PARENT_APMIXED:
465 return mtk_clk_find_parent_rate(clk, gate->parent,
466 DM_GET_DRIVER(mtk_clk_apmixedsys));
467 break;
468 case CLK_PARENT_TOPCKGEN:
469 return mtk_clk_find_parent_rate(clk, gate->parent,
470 DM_GET_DRIVER(mtk_clk_topckgen));
471 break;
472
473 default:
474 return priv->tree->xtal_rate;
475 }
476}
477
478const struct clk_ops mtk_clk_apmixedsys_ops = {
479 .enable = mtk_apmixedsys_enable,
480 .disable = mtk_apmixedsys_disable,
481 .set_rate = mtk_apmixedsys_set_rate,
482 .get_rate = mtk_apmixedsys_get_rate,
483};
484
485const struct clk_ops mtk_clk_topckgen_ops = {
486 .enable = mtk_topckgen_enable,
487 .disable = mtk_topckgen_disable,
488 .get_rate = mtk_topckgen_get_rate,
489 .set_parent = mtk_topckgen_set_parent,
490};
491
492const struct clk_ops mtk_clk_gate_ops = {
493 .enable = mtk_clk_gate_enable,
494 .disable = mtk_clk_gate_disable,
495 .get_rate = mtk_clk_gate_get_rate,
496};
497
498int mtk_common_clk_init(struct udevice *dev,
499 const struct mtk_clk_tree *tree)
500{
501 struct mtk_clk_priv *priv = dev_get_priv(dev);
502
503 priv->base = dev_read_addr_ptr(dev);
504 if (!priv->base)
505 return -ENOENT;
506
507 priv->tree = tree;
508
509 return 0;
510}
511
512int mtk_common_clk_gate_init(struct udevice *dev,
513 const struct mtk_clk_tree *tree,
514 const struct mtk_gate *gates)
515{
516 struct mtk_cg_priv *priv = dev_get_priv(dev);
517
518 priv->base = dev_read_addr_ptr(dev);
519 if (!priv->base)
520 return -ENOENT;
521
522 priv->tree = tree;
523 priv->gates = gates;
524
525 return 0;
526}