blob: 934b72b08c56a8095a9d02276b43c4f30a501290 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Kumar Gala46ff4f12008-08-26 15:01:34 -05002/*
3 * Copyright 2008 Freescale Semiconductor, Inc.
Kumar Gala46ff4f12008-08-26 15:01:34 -05004 */
5
6#include <common.h>
7#include <asm/io.h>
York Sun5614e712013-09-30 09:22:09 -07008#include <fsl_ddr_sdram.h>
Kumar Gala46ff4f12008-08-26 15:01:34 -05009
10#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
11#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
12#endif
13
14void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
York Sunc63e1372013-06-25 11:37:48 -070015 unsigned int ctrl_num, int step)
Kumar Gala46ff4f12008-08-26 15:01:34 -050016{
17 unsigned int i;
York Sun9a17eb52013-11-18 10:29:32 -080018 struct ccsr_ddr __iomem *ddr;
Kumar Gala46ff4f12008-08-26 15:01:34 -050019
20 switch (ctrl_num) {
21 case 0:
York Sun5614e712013-09-30 09:22:09 -070022 ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
Kumar Gala46ff4f12008-08-26 15:01:34 -050023 break;
24 case 1:
York Sun5614e712013-09-30 09:22:09 -070025 ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
Kumar Gala46ff4f12008-08-26 15:01:34 -050026 break;
27 default:
28 printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
29 return;
30 }
31
32 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
33 if (i == 0) {
34 out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
Kumar Gala46ff4f12008-08-26 15:01:34 -050035 out_be32(&ddr->cs0_config, regs->cs[i].config);
36
37 } else if (i == 1) {
38 out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
39 out_be32(&ddr->cs1_config, regs->cs[i].config);
40
41 } else if (i == 2) {
42 out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
43 out_be32(&ddr->cs2_config, regs->cs[i].config);
44
45 } else if (i == 3) {
46 out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
47 out_be32(&ddr->cs3_config, regs->cs[i].config);
48 }
49 }
50
51 out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
52 out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
53 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
54 out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
55 out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
Peter Tysere7ee23e2009-07-17 10:14:45 -050056 out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
Kumar Gala46ff4f12008-08-26 15:01:34 -050057 out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
York Sun9a17eb52013-11-18 10:29:32 -080058 out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
Kumar Gala46ff4f12008-08-26 15:01:34 -050059 out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
60 out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
61 out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
62 out_be32(&ddr->init_addr, regs->ddr_init_addr);
63 out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
64
65 debug("before go\n");
66
67 /*
68 * 200 painful micro-seconds must elapse between
69 * the DDR clock setup and the DDR config enable.
70 */
71 udelay(200);
72 asm volatile("sync;isync");
73
Peter Tysere7ee23e2009-07-17 10:14:45 -050074 out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
Kumar Gala46ff4f12008-08-26 15:01:34 -050075
76 /*
77 * Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
78 */
79 while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
80 udelay(10000); /* throttle polling rate */
81 }
82}