blob: 02e29bb526ebdd8089892075aa8943a4a3cd9bad [file] [log] [blame]
wdenk2f54faa2002-08-14 10:07:21 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24OUTPUT_ARCH(powerpc)
wdenk2f54faa2002-08-14 10:07:21 +000025/* Do we need any of these for elf?
26 __DYNAMIC = 0; */
27SECTIONS
28{
29 .resetvec 0xFFFFFFFC :
30 {
31 *(.resetvec)
32 } = 0xffff
33
34 /* Read-only sections, merged into text segment: */
35 . = + SIZEOF_HEADERS;
36 .interp : { *(.interp) }
37 .hash : { *(.hash) }
38 .dynsym : { *(.dynsym) }
39 .dynstr : { *(.dynstr) }
40 .rel.text : { *(.rel.text) }
Wolfgang Denk53677ef2008-05-20 16:00:29 +020041 .rela.text : { *(.rela.text) }
wdenk2f54faa2002-08-14 10:07:21 +000042 .rel.data : { *(.rel.data) }
Wolfgang Denk53677ef2008-05-20 16:00:29 +020043 .rela.data : { *(.rela.data) }
44 .rel.rodata : { *(.rel.rodata) }
45 .rela.rodata : { *(.rela.rodata) }
wdenk2f54faa2002-08-14 10:07:21 +000046 .rel.got : { *(.rel.got) }
47 .rela.got : { *(.rela.got) }
48 .rel.ctors : { *(.rel.ctors) }
49 .rela.ctors : { *(.rela.ctors) }
50 .rel.dtors : { *(.rel.dtors) }
51 .rela.dtors : { *(.rela.dtors) }
52 .rel.bss : { *(.rel.bss) }
53 .rela.bss : { *(.rela.bss) }
54 .rel.plt : { *(.rel.plt) }
55 .rela.plt : { *(.rela.plt) }
56 .init : { *(.init) }
57 .plt : { *(.plt) }
58 .text :
59 {
60 /* WARNING - the following is hand-optimized to fit within */
61 /* the sector layout of our flash chips! XXX FIXME XXX */
62
63 cpu/ppc4xx/start.o (.text)
64 cpu/ppc4xx/traps.o (.text)
65 cpu/ppc4xx/interrupts.o (.text)
Stefan Roesee61cb812007-10-22 15:45:49 +020066 cpu/ppc4xx/iop480_uart.o (.text)
wdenk2f54faa2002-08-14 10:07:21 +000067 cpu/ppc4xx/cpu_init.o (.text)
68 cpu/ppc4xx/speed.o (.text)
69 common/dlmalloc.o (.text)
70 lib_ppc/extable.o (.text)
71 lib_ppc/board.o (.text)
72 lib_generic/zlib.o (.text)
73 lib_generic/crc32.o (.text)
74
75 common/cmd_boot.o (.text)
76 common/cmd_bootm.o (.text)
77 common/cmd_flash.o (.text)
78 common/cmd_mem.o (.text)
79 common/cmd_nvedit.o (.text)
80 common/console.o (.text)
wdenk2f54faa2002-08-14 10:07:21 +000081 common/main.o (.text)
82
83 board/esd/dasa_sim/flash.o (.text)
84 common/cmd_nvedit.o (.text)
85 board/esd/dasa_sim/cmd_dasa_sim.o (.text)
86 net/bootp.o (.text)
87
88 . = env_offset;
Jean-Christophe PLAGNIOL-VILLARD0cf4fd32008-09-10 22:48:01 +020089 common/env_embedded.o(.text)
wdenk2f54faa2002-08-14 10:07:21 +000090
91 *(.text)
92 *(.fixup)
93 *(.got1)
94 }
95 _etext = .;
96 PROVIDE (etext = .);
97 .rodata :
98 {
Wolfgang Denk74812662005-12-12 16:06:05 +010099 *(.eh_frame)
Trent Piephof62fb992009-02-18 15:22:05 -0800100 *(SORT_BY_ALIGNMENT(SORT_BY_NAME(.rodata*)))
wdenk2f54faa2002-08-14 10:07:21 +0000101 }
102 .fini : { *(.fini) } =0
103 .ctors : { *(.ctors) }
104 .dtors : { *(.dtors) }
105
106 /* Read-write section, merged into data segment: */
107 . = (. + 0x0FFF) & 0xFFFFF000;
108 _erotext = .;
109 PROVIDE (erotext = .);
110 .reloc :
111 {
112 *(.got)
113 _GOT2_TABLE_ = .;
114 *(.got2)
115 _FIXUP_TABLE_ = .;
116 *(.fixup)
117 }
118 __got2_entries = (_FIXUP_TABLE_ - _GOT2_TABLE_) >>2;
119 __fixup_entries = (. - _FIXUP_TABLE_)>>2;
120
121 .data :
122 {
123 *(.data)
124 *(.data1)
125 *(.sdata)
126 *(.sdata2)
127 *(.dynamic)
128 CONSTRUCTORS
129 }
130 _edata = .;
131 PROVIDE (edata = .);
132
Wolfgang Denk807d5d72005-08-31 12:28:00 +0200133 . = .;
wdenk8bde7f72003-06-27 21:31:46 +0000134 __u_boot_cmd_start = .;
135 .u_boot_cmd : { *(.u_boot_cmd) }
136 __u_boot_cmd_end = .;
137
138
Wolfgang Denk807d5d72005-08-31 12:28:00 +0200139 . = .;
wdenk2f54faa2002-08-14 10:07:21 +0000140 __start___ex_table = .;
141 __ex_table : { *(__ex_table) }
142 __stop___ex_table = .;
143
144 . = ALIGN(4096);
145 __init_begin = .;
146 .text.init : { *(.text.init) }
147 .data.init : { *(.data.init) }
148 . = ALIGN(4096);
149 __init_end = .;
150
151 __bss_start = .;
Wolfgang Denk64134f02008-01-12 20:31:39 +0100152 .bss (NOLOAD) :
wdenk2f54faa2002-08-14 10:07:21 +0000153 {
154 *(.sbss) *(.scommon)
155 *(.dynbss)
156 *(.bss)
157 *(COMMON)
Selvamuthukumar9b827cf2008-10-16 22:54:03 +0530158 . = ALIGN(4);
wdenk2f54faa2002-08-14 10:07:21 +0000159 }
160 _end = . ;
161 PROVIDE (end = .);
162}