blob: 919cbff9de798cf306a562f64cbb62e01d58c230 [file] [log] [blame]
Masahiro Yamada230ce302014-12-06 00:03:24 +09001/*
Masahiro Yamada52159d22016-10-07 16:43:00 +09002 * Device Tree Source for UniPhier sLD3 SoC
Masahiro Yamada230ce302014-12-06 00:03:24 +09003 *
Masahiro Yamada52159d22016-10-07 16:43:00 +09004 * Copyright (C) 2015-2016 Socionext Inc.
5 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada230ce302014-12-06 00:03:24 +09006 *
Masahiro Yamada13b2ba12015-06-30 18:27:01 +09007 * SPDX-License-Identifier: GPL-2.0+ X11
Masahiro Yamada230ce302014-12-06 00:03:24 +09008 */
9
10/include/ "skeleton.dtsi"
11
12/ {
Masahiro Yamada52159d22016-10-07 16:43:00 +090013 compatible = "socionext,uniphier-sld3";
Masahiro Yamada230ce302014-12-06 00:03:24 +090014
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18
19 cpu@0 {
20 device_type = "cpu";
21 compatible = "arm,cortex-a9";
22 reg = <0>;
Masahiro Yamada52159d22016-10-07 16:43:00 +090023 enable-method = "psci";
24 next-level-cache = <&l2>;
Masahiro Yamada230ce302014-12-06 00:03:24 +090025 };
26
27 cpu@1 {
28 device_type = "cpu";
29 compatible = "arm,cortex-a9";
30 reg = <1>;
Masahiro Yamada52159d22016-10-07 16:43:00 +090031 enable-method = "psci";
32 next-level-cache = <&l2>;
Masahiro Yamada230ce302014-12-06 00:03:24 +090033 };
34 };
35
Masahiro Yamada52159d22016-10-07 16:43:00 +090036 psci {
37 compatible = "arm,psci-0.2";
38 method = "smc";
39 };
40
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +090041 clocks {
Masahiro Yamadacc336092016-02-02 21:11:33 +090042 refclk: ref {
43 #clock-cells = <0>;
44 compatible = "fixed-clock";
45 clock-frequency = <24576000>;
46 };
47
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +090048 arm_timer_clk: arm_timer_clk {
49 #clock-cells = <0>;
50 compatible = "fixed-clock";
51 clock-frequency = <50000000>;
52 };
53 };
54
Masahiro Yamada230ce302014-12-06 00:03:24 +090055 soc {
56 compatible = "simple-bus";
57 #address-cells = <1>;
58 #size-cells = <1>;
59 ranges;
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +090060 interrupt-parent = <&intc>;
Masahiro Yamadaf0633532016-08-25 17:02:33 +090061 u-boot,dm-pre-reloc;
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +090062
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +090063 timer@20000200 {
64 compatible = "arm,cortex-a9-global-timer";
65 reg = <0x20000200 0x20>;
66 interrupts = <1 11 0x304>;
67 clocks = <&arm_timer_clk>;
68 };
69
70 timer@20000600 {
71 compatible = "arm,cortex-a9-twd-timer";
72 reg = <0x20000600 0x20>;
73 interrupts = <1 13 0x304>;
74 clocks = <&arm_timer_clk>;
75 };
76
77 intc: interrupt-controller@20001000 {
78 compatible = "arm,cortex-a9-gic";
79 #interrupt-cells = <3>;
80 interrupt-controller;
81 reg = <0x20001000 0x1000>,
82 <0x20000100 0x100>;
83 };
Masahiro Yamada230ce302014-12-06 00:03:24 +090084
Masahiro Yamada52159d22016-10-07 16:43:00 +090085 l2: l2-cache@500c0000 {
86 compatible = "socionext,uniphier-system-cache";
87 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
88 <0x506c0000 0x400>;
89 interrupts = <0 174 4>, <0 175 4>;
90 cache-unified;
91 cache-size = <(512 * 1024)>;
92 cache-sets = <256>;
93 cache-line-size = <128>;
94 cache-level = <2>;
95 };
96
Masahiro Yamadad243c182015-08-28 22:33:13 +090097 serial0: serial@54006800 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +090098 compatible = "socionext,uniphier-uart";
Masahiro Yamada230ce302014-12-06 00:03:24 +090099 status = "disabled";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900100 reg = <0x54006800 0x40>;
101 interrupts = <0 33 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900102 pinctrl-names = "default";
103 pinctrl-0 = <&pinctrl_uart0>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900104 clock-frequency = <36864000>;
105 };
106
Masahiro Yamadad243c182015-08-28 22:33:13 +0900107 serial1: serial@54006900 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900108 compatible = "socionext,uniphier-uart";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900109 status = "disabled";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900110 reg = <0x54006900 0x40>;
111 interrupts = <0 35 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900112 pinctrl-names = "default";
113 pinctrl-0 = <&pinctrl_uart1>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900114 clock-frequency = <36864000>;
115 };
116
Masahiro Yamadad243c182015-08-28 22:33:13 +0900117 serial2: serial@54006a00 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900118 compatible = "socionext,uniphier-uart";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900119 status = "disabled";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900120 reg = <0x54006a00 0x40>;
121 interrupts = <0 37 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900122 pinctrl-names = "default";
123 pinctrl-0 = <&pinctrl_uart2>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900124 clock-frequency = <36864000>;
125 };
126
Masahiro Yamada595dc1e2016-02-16 17:03:51 +0900127 port0x: gpio@55000008 {
128 compatible = "socionext,uniphier-gpio";
129 reg = <0x55000008 0x8>;
130 gpio-controller;
131 #gpio-cells = <2>;
132 };
133
134 port1x: gpio@55000010 {
135 compatible = "socionext,uniphier-gpio";
136 reg = <0x55000010 0x8>;
137 gpio-controller;
138 #gpio-cells = <2>;
139 };
140
141 port2x: gpio@55000018 {
142 compatible = "socionext,uniphier-gpio";
143 reg = <0x55000018 0x8>;
144 gpio-controller;
145 #gpio-cells = <2>;
146 };
147
148 port3x: gpio@55000020 {
149 compatible = "socionext,uniphier-gpio";
150 reg = <0x55000020 0x8>;
151 gpio-controller;
152 #gpio-cells = <2>;
153 };
154
155 port4: gpio@55000028 {
156 compatible = "socionext,uniphier-gpio";
157 reg = <0x55000028 0x8>;
158 gpio-controller;
159 #gpio-cells = <2>;
160 };
161
162 port5x: gpio@55000030 {
163 compatible = "socionext,uniphier-gpio";
164 reg = <0x55000030 0x8>;
165 gpio-controller;
166 #gpio-cells = <2>;
167 };
168
169 port6x: gpio@55000038 {
170 compatible = "socionext,uniphier-gpio";
171 reg = <0x55000038 0x8>;
172 gpio-controller;
173 #gpio-cells = <2>;
174 };
175
176 port7x: gpio@55000040 {
177 compatible = "socionext,uniphier-gpio";
178 reg = <0x55000040 0x8>;
179 gpio-controller;
180 #gpio-cells = <2>;
181 };
182
183 port8x: gpio@55000048 {
184 compatible = "socionext,uniphier-gpio";
185 reg = <0x55000048 0x8>;
186 gpio-controller;
187 #gpio-cells = <2>;
188 };
189
190 port9x: gpio@55000050 {
191 compatible = "socionext,uniphier-gpio";
192 reg = <0x55000050 0x8>;
193 gpio-controller;
194 #gpio-cells = <2>;
195 };
196
197 port10x: gpio@55000058 {
198 compatible = "socionext,uniphier-gpio";
199 reg = <0x55000058 0x8>;
200 gpio-controller;
201 #gpio-cells = <2>;
202 };
203
204 port11x: gpio@55000060 {
205 compatible = "socionext,uniphier-gpio";
206 reg = <0x55000060 0x8>;
207 gpio-controller;
208 #gpio-cells = <2>;
209 };
210
211 port12x: gpio@55000068 {
212 compatible = "socionext,uniphier-gpio";
213 reg = <0x55000068 0x8>;
214 gpio-controller;
215 #gpio-cells = <2>;
216 };
217
218 port13x: gpio@55000070 {
219 compatible = "socionext,uniphier-gpio";
220 reg = <0x55000070 0x8>;
221 gpio-controller;
222 #gpio-cells = <2>;
223 };
224
225 port14x: gpio@55000078 {
226 compatible = "socionext,uniphier-gpio";
227 reg = <0x55000078 0x8>;
228 gpio-controller;
229 #gpio-cells = <2>;
230 };
231
232 port16x: gpio@55000088 {
233 compatible = "socionext,uniphier-gpio";
234 reg = <0x55000088 0x8>;
235 gpio-controller;
236 #gpio-cells = <2>;
237 };
238
Masahiro Yamada230ce302014-12-06 00:03:24 +0900239 i2c0: i2c@58400000 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900240 compatible = "socionext,uniphier-i2c";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900241 status = "disabled";
242 reg = <0x58400000 0x40>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900243 #address-cells = <1>;
244 #size-cells = <0>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900245 interrupts = <0 41 1>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900246 pinctrl-names = "default";
247 pinctrl-0 = <&pinctrl_i2c0>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900248 clocks = <&sys_clk 1>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900249 clock-frequency = <100000>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900250 };
251
252 i2c1: i2c@58480000 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900253 compatible = "socionext,uniphier-i2c";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900254 status = "disabled";
255 reg = <0x58480000 0x40>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900256 #address-cells = <1>;
257 #size-cells = <0>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900258 interrupts = <0 42 1>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900259 clocks = <&sys_clk 1>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900260 clock-frequency = <100000>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900261 };
262
263 i2c2: i2c@58500000 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900264 compatible = "socionext,uniphier-i2c";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900265 status = "disabled";
266 reg = <0x58500000 0x40>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900267 #address-cells = <1>;
268 #size-cells = <0>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900269 interrupts = <0 43 1>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900270 clocks = <&sys_clk 1>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900271 clock-frequency = <100000>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900272 };
273
274 i2c3: i2c@58580000 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900275 compatible = "socionext,uniphier-i2c";
Masahiro Yamadad243c182015-08-28 22:33:13 +0900276 status = "disabled";
277 reg = <0x58580000 0x40>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900278 #address-cells = <1>;
279 #size-cells = <0>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900280 interrupts = <0 44 1>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900281 clocks = <&sys_clk 1>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900282 clock-frequency = <100000>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900283 };
284
Masahiro Yamadad243c182015-08-28 22:33:13 +0900285 /* chip-internal connection for DMD */
Masahiro Yamadaf1d79452015-07-21 14:04:23 +0900286 i2c4: i2c@58600000 {
Masahiro Yamadad243c182015-08-28 22:33:13 +0900287 compatible = "socionext,uniphier-i2c";
288 reg = <0x58600000 0x40>;
Masahiro Yamadaf1d79452015-07-21 14:04:23 +0900289 #address-cells = <1>;
290 #size-cells = <0>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900291 interrupts = <0 45 1>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900292 clocks = <&sys_clk 1>;
Masahiro Yamadaf1d79452015-07-21 14:04:23 +0900293 clock-frequency = <400000>;
Masahiro Yamadaf1d79452015-07-21 14:04:23 +0900294 };
295
Masahiro Yamada0f5fb8c2016-02-16 17:00:22 +0900296 system_bus: system-bus@58c00000 {
297 compatible = "socionext,uniphier-system-bus";
Masahiro Yamada52159d22016-10-07 16:43:00 +0900298 status = "disabled";
Masahiro Yamada0f5fb8c2016-02-16 17:00:22 +0900299 reg = <0x58c00000 0x400>;
300 #address-cells = <2>;
301 #size-cells = <1>;
302 };
303
304 smpctrl@59800000 {
305 compatible = "socionext,uniphier-smpctrl";
306 reg = <0x59801000 0x400>;
Masahiro Yamadaedcfaeb2015-06-30 18:27:00 +0900307 };
308
Masahiro Yamada35343a22016-09-22 07:42:23 +0900309 mioctrl@59810000 {
310 compatible = "socionext,uniphier-mioctrl",
311 "simple-mfd", "syscon";
Masahiro Yamadaaa37aba2016-02-02 21:11:36 +0900312 reg = <0x59810000 0x800>;
Masahiro Yamada35343a22016-09-22 07:42:23 +0900313 u-boot,dm-pre-reloc;
314
315 mio_clk: clock {
316 compatible = "socionext,uniphier-sld3-mio-clock";
317 #clock-cells = <1>;
318 u-boot,dm-pre-reloc;
319 };
320
321 mio_rst: reset {
322 compatible = "socionext,uniphier-sld3-mio-reset";
323 #reset-cells = <1>;
324 };
Masahiro Yamadaaa37aba2016-02-02 21:11:36 +0900325 };
326
Masahiro Yamadac7f94ee2016-02-18 19:52:50 +0900327 emmc: sdhc@5a400000 {
328 compatible = "socionext,uniphier-sdhc";
329 status = "disabled";
330 reg = <0x5a400000 0x200>;
331 interrupts = <0 78 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900332 pinctrl-names = "default", "1.8v";
333 pinctrl-0 = <&pinctrl_emmc>;
334 pinctrl-1 = <&pinctrl_emmc_1v8>;
Masahiro Yamada35343a22016-09-22 07:42:23 +0900335 clocks = <&mio_clk 1>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900336 reset-names = "host", "bridge";
Masahiro Yamada52159d22016-10-07 16:43:00 +0900337 resets = <&mio_rst 1>, <&mio_rst 4>;
Masahiro Yamadac7f94ee2016-02-18 19:52:50 +0900338 bus-width = <8>;
339 non-removable;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900340 cap-mmc-highspeed;
341 cap-mmc-hw-reset;
Masahiro Yamadac7f94ee2016-02-18 19:52:50 +0900342 };
343
344 sd: sdhc@5a500000 {
345 compatible = "socionext,uniphier-sdhc";
346 status = "disabled";
347 reg = <0x5a500000 0x200>;
348 interrupts = <0 76 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900349 pinctrl-names = "default", "1.8v";
350 pinctrl-0 = <&pinctrl_sd>;
351 pinctrl-1 = <&pinctrl_sd_1v8>;
Masahiro Yamada35343a22016-09-22 07:42:23 +0900352 clocks = <&mio_clk 0>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900353 reset-names = "host", "bridge";
Masahiro Yamada52159d22016-10-07 16:43:00 +0900354 resets = <&mio_rst 0>, <&mio_rst 3>;
Masahiro Yamadac7f94ee2016-02-18 19:52:50 +0900355 bus-width = <4>;
Masahiro Yamadacd622142016-12-05 18:31:39 +0900356 cap-sd-highspeed;
357 sd-uhs-sdr12;
358 sd-uhs-sdr25;
359 sd-uhs-sdr50;
Masahiro Yamadac7f94ee2016-02-18 19:52:50 +0900360 };
361
Masahiro Yamada230ce302014-12-06 00:03:24 +0900362 usb0: usb@5a800100 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900363 compatible = "socionext,uniphier-ehci", "generic-ehci";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900364 status = "disabled";
365 reg = <0x5a800100 0x100>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900366 interrupts = <0 80 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900367 pinctrl-names = "default";
368 pinctrl-0 = <&pinctrl_usb0>;
Masahiro Yamada52159d22016-10-07 16:43:00 +0900369 clocks = <&mio_clk 7>, <&mio_clk 8>, <&mio_clk 12>;
370 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
371 <&mio_rst 12>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900372 };
373
374 usb1: usb@5a810100 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900375 compatible = "socionext,uniphier-ehci", "generic-ehci";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900376 status = "disabled";
377 reg = <0x5a810100 0x100>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900378 interrupts = <0 81 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900379 pinctrl-names = "default";
380 pinctrl-0 = <&pinctrl_usb1>;
Masahiro Yamada52159d22016-10-07 16:43:00 +0900381 clocks = <&mio_clk 7>, <&mio_clk 9>, <&mio_clk 13>;
382 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
383 <&mio_rst 13>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900384 };
385
386 usb2: usb@5a820100 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900387 compatible = "socionext,uniphier-ehci", "generic-ehci";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900388 status = "disabled";
389 reg = <0x5a820100 0x100>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900390 interrupts = <0 82 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900391 pinctrl-names = "default";
392 pinctrl-0 = <&pinctrl_usb2>;
Masahiro Yamada52159d22016-10-07 16:43:00 +0900393 clocks = <&mio_clk 7>, <&mio_clk 10>, <&mio_clk 14>;
394 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
395 <&mio_rst 14>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900396 };
397
398 usb3: usb@5a830100 {
Masahiro Yamada6462cde2015-03-11 15:54:46 +0900399 compatible = "socionext,uniphier-ehci", "generic-ehci";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900400 status = "disabled";
401 reg = <0x5a830100 0x100>;
Masahiro Yamadad243c182015-08-28 22:33:13 +0900402 interrupts = <0 83 4>;
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900403 pinctrl-names = "default";
404 pinctrl-0 = <&pinctrl_usb3>;
Masahiro Yamada52159d22016-10-07 16:43:00 +0900405 clocks = <&mio_clk 7>, <&mio_clk 11>, <&mio_clk 15>;
406 resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 11>,
407 <&mio_rst 15>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900408 };
409
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900410 soc-glue@5f800000 {
Masahiro Yamadacd622142016-12-05 18:31:39 +0900411 compatible = "socionext,uniphier-sld3-soc-glue",
412 "simple-mfd", "syscon";
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900413 reg = <0x5f800000 0x2000>;
414 u-boot,dm-pre-reloc;
415
416 pinctrl: pinctrl {
417 compatible = "socionext,uniphier-sld3-pinctrl";
418 u-boot,dm-pre-reloc;
419 };
420 };
421
Masahiro Yamada1013aef2016-06-29 19:39:02 +0900422 aidet@f1830000 {
423 compatible = "simple-mfd", "syscon";
424 reg = <0xf1830000 0x200>;
425 };
426
Masahiro Yamada35343a22016-09-22 07:42:23 +0900427 sysctrl@f1840000 {
Masahiro Yamadacd622142016-12-05 18:31:39 +0900428 compatible = "socionext,uniphier-sld3-sysctrl",
Masahiro Yamada35343a22016-09-22 07:42:23 +0900429 "simple-mfd", "syscon";
Masahiro Yamada233812a2016-02-02 21:11:34 +0900430 reg = <0xf1840000 0x4000>;
Masahiro Yamada35343a22016-09-22 07:42:23 +0900431
432 sys_clk: clock {
433 compatible = "socionext,uniphier-sld3-clock";
434 #clock-cells = <1>;
435 };
436
437 sys_rst: reset {
438 compatible = "socionext,uniphier-sld3-reset";
439 #reset-cells = <1>;
440 };
Masahiro Yamada233812a2016-02-02 21:11:34 +0900441 };
442
Masahiro Yamada230ce302014-12-06 00:03:24 +0900443 nand: nand@f8000000 {
Masahiro Yamadacd622142016-12-05 18:31:39 +0900444 compatible = "socionext,denali-nand-v5a";
445 status = "disabled";
Masahiro Yamada230ce302014-12-06 00:03:24 +0900446 reg-names = "nand_data", "denali_reg";
Masahiro Yamadacd622142016-12-05 18:31:39 +0900447 reg = <0xf8000000 0x20>, <0xf8100000 0x1000>;
448 interrupts = <0 65 4>;
449 clocks = <&sys_clk 2>;
450 nand-ecc-strength = <8>;
Masahiro Yamada230ce302014-12-06 00:03:24 +0900451 };
452 };
453};
Masahiro Yamada4475c0c2016-09-17 03:33:00 +0900454
455/include/ "uniphier-pinctrl.dtsi"