blob: 54371e276b901d07d03af9e3dd353aa3882f3ca3 [file] [log] [blame]
wdenkba56f622004-02-06 23:19:44 +00001/*
Peter Tysere0299072009-07-17 19:01:07 -05002* Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
wdenkba56f622004-02-06 23:19:44 +00003*
4* See file CREDITS for list of people who contributed to this
5* project.
6*
7* This program is free software; you can redistribute it and/or
8* modify it under the terms of the GNU General Public License as
9* published by the Free Software Foundation; either version 2 of
10* the License, or (at your option) any later version.
11*
12* This program is distributed in the hope that it will be useful,
13* but WITHOUT ANY WARRANTY; without even the implied warranty of
14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15* GNU General Public License for more details.
16*
17* You should have received a copy of the GNU General Public License
18* along with this program; if not, write to the Free Software
19* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20* MA 02111-1307 USA
21*/
22
23#include <ppc_asm.tmpl>
24#include <config.h>
25
26/* General */
Peter Tysere0299072009-07-17 19:01:07 -050027#define TLB_VALID 0x00000200
wdenkba56f622004-02-06 23:19:44 +000028
29/* Supported page sizes */
Peter Tysere0299072009-07-17 19:01:07 -050030#define SZ_1K 0x00000000
31#define SZ_4K 0x00000010
32#define SZ_16K 0x00000020
33#define SZ_64K 0x00000030
34#define SZ_256K 0x00000040
35#define SZ_1M 0x00000050
36#define SZ_16M 0x00000070
37#define SZ_256M 0x00000090
wdenkba56f622004-02-06 23:19:44 +000038
39/* Storage attributes */
Peter Tysere0299072009-07-17 19:01:07 -050040#define SA_W 0x00000800 /* Write-through */
41#define SA_I 0x00000400 /* Caching inhibited */
42#define SA_M 0x00000200 /* Memory coherence */
43#define SA_G 0x00000100 /* Guarded */
44#define SA_E 0x00000080 /* Endian */
wdenkba56f622004-02-06 23:19:44 +000045
46/* Access control */
Peter Tysere0299072009-07-17 19:01:07 -050047#define AC_X 0x00000024 /* Execute */
48#define AC_W 0x00000012 /* Write */
49#define AC_R 0x00000009 /* Read */
wdenkba56f622004-02-06 23:19:44 +000050
51/* Some handy macros */
wdenkba56f622004-02-06 23:19:44 +000052#define EPN(e) ((e) & 0xfffffc00)
Peter Tysere0299072009-07-17 19:01:07 -050053#define TLB0(epn,sz) ((EPN((epn)) | (sz) | TLB_VALID ))
54#define TLB1(rpn,erpn) (((rpn)&0xfffffc00) | (erpn))
55#define TLB2(a) ((a)&0x00000fbf)
wdenkba56f622004-02-06 23:19:44 +000056
Peter Tysere0299072009-07-17 19:01:07 -050057#define tlbtab_start \
58 mflr r1; \
59 bl 0f;
wdenkba56f622004-02-06 23:19:44 +000060
Peter Tysere0299072009-07-17 19:01:07 -050061#define tlbtab_end \
62 .long 0, 0, 0; \
630: mflr r0; \
64 mtlr r1; \
65 blr;
wdenkba56f622004-02-06 23:19:44 +000066
67#define tlbentry(epn,sz,rpn,erpn,attr)\
68 .long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr)
69
70
Peter Tysere0299072009-07-17 19:01:07 -050071/*
wdenkba56f622004-02-06 23:19:44 +000072 * TLB TABLE
73 *
74 * This table is used by the cpu boot code to setup the initial tlb
75 * entries. Rather than make broad assumptions in the cpu source tree,
76 * this table lets each board set things up however they like.
77 *
Peter Tysere0299072009-07-17 19:01:07 -050078 * Pointer to the table is returned in r1
79 */
wdenkba56f622004-02-06 23:19:44 +000080
81 .section .bootpg,"ax"
82 .globl tlbtab
83
84tlbtab:
85 tlbtab_start
86 tlbentry( 0xf0000000, SZ_256M, 0xf0000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087 tlbentry( CONFIG_SYS_PERIPHERAL_BASE, SZ_256M, 0x40000000, 1, AC_R|AC_W|SA_G|SA_I)
88 tlbentry( CONFIG_SYS_ISRAM_BASE, SZ_256K, 0x80000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I)
89 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
90 tlbentry( CONFIG_SYS_SDRAM_BASE+0x10000000, SZ_256M, 0x10000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I )
91 tlbentry( CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 2, AC_R|AC_W|SA_G|SA_I )
92 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x00000000, 3, AC_R|AC_W|SA_G|SA_I )
wdenkba56f622004-02-06 23:19:44 +000093 tlbtab_end