blob: 437f9447159d5e655bcc2212d42c0d9b41f0b558 [file] [log] [blame]
wdenkd9fd6ff2002-10-11 08:43:32 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <common.h>
Ben Warren1ab70f62009-12-14 16:30:39 -080029#include <netdev.h>
Marek Vasut4438a452011-11-26 11:17:32 +010030#include <asm/arch/pxa.h>
wdenkd9fd6ff2002-10-11 08:43:32 +000031
Wolfgang Denkd87080b2006-03-31 18:32:53 +020032DECLARE_GLOBAL_DATA_PTR;
wdenkd9fd6ff2002-10-11 08:43:32 +000033
34/*
35 * Miscelaneous platform dependent initialisations
36 */
37
38int board_init (void)
39{
Marek Vasut3c43ca22010-10-20 20:55:44 +020040 /* We have RAM, disable cache */
41 dcache_disable();
42 icache_disable();
wdenkd9fd6ff2002-10-11 08:43:32 +000043
44 /* arch number of Lubbock-Board */
wdenk731215e2004-10-10 18:41:04 +000045 gd->bd->bi_arch_number = MACH_TYPE_LUBBOCK;
wdenkd9fd6ff2002-10-11 08:43:32 +000046
47 /* adress of boot parameters */
48 gd->bd->bi_boot_params = 0xa0000100;
49
wdenkdb2f721f2003-03-06 00:58:30 +000050 return 0;
wdenkd9fd6ff2002-10-11 08:43:32 +000051}
52
wdenkc837dcb2004-01-20 23:12:12 +000053int board_late_init(void)
wdenk71f95112003-06-15 22:40:42 +000054{
wdenkc837dcb2004-01-20 23:12:12 +000055 setenv("stdout", "serial");
56 setenv("stderr", "serial");
wdenk71f95112003-06-15 22:40:42 +000057 return 0;
58}
59
Marek Vasut3c43ca22010-10-20 20:55:44 +020060int dram_init(void)
61{
Marek Vasutf68d2a22011-11-26 11:18:57 +010062 pxa2xx_dram_init();
Marek Vasut3c43ca22010-10-20 20:55:44 +020063 gd->ram_size = PHYS_SDRAM_1_SIZE;
64 return 0;
65}
wdenk71f95112003-06-15 22:40:42 +000066
Marek Vasut3c43ca22010-10-20 20:55:44 +020067void dram_init_banksize(void)
wdenkd9fd6ff2002-10-11 08:43:32 +000068{
wdenkd9fd6ff2002-10-11 08:43:32 +000069 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
70 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
wdenkd9fd6ff2002-10-11 08:43:32 +000071}
Ben Warren1ab70f62009-12-14 16:30:39 -080072
73#ifdef CONFIG_CMD_NET
74int board_eth_init(bd_t *bis)
75{
76 int rc = 0;
77#ifdef CONFIG_LAN91C96
78 rc = lan91c96_initialize(0, CONFIG_LAN91C96_BASE);
79#endif
80 return rc;
81}
82#endif