blob: 5056629043823b98a8843b85c7b92be0ecb8bd54 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkbf9e3b32004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5272C3 board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenkbf9e3b32004-02-12 00:47:09 +00006 */
wdenk4e5ca3e2003-12-08 01:34:36 +00007
wdenkbf9e3b32004-02-12 00:47:09 +00008/*
9 * board/config.h - configuration options, board specific
10 */
wdenk4e5ca3e2003-12-08 01:34:36 +000011
wdenkbf9e3b32004-02-12 00:47:09 +000012#ifndef _M5272C3_H
13#define _M5272C3_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000020
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
wdenk4e5ca3e2003-12-08 01:34:36 +000023
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050024#undef CONFIG_WATCHDOG
wdenkbf9e3b32004-02-12 00:47:09 +000025#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
26
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050027#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000028
29/* Configuration for environment
30 * Environment is embedded in u-boot in the second sector of the flash
31 */
wdenkbf9e3b32004-02-12 00:47:09 +000032
angelo@sysam.it5296cb12015-03-29 22:54:16 +020033#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060034 . = DEFINED(env_offset) ? env_offset : .; \
35 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020036
Jon Loeliger8353e132007-07-08 14:14:17 -050037/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050038 * BOOTP options
39 */
40#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -050041
Jon Loeliger659e2f62007-07-10 09:10:49 -050042/*
Jon Loeliger8353e132007-07-08 14:14:17 -050043 * Command line configuration.
44 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050045#ifdef CONFIG_MCFFEC
TsiChung Liewd53cf6a2008-08-19 00:37:13 +060046# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047# define CONFIG_SYS_DISCOVER_PHY
48# define CONFIG_SYS_RX_ETH_BUFFER 8
49# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
51# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050052# define FECDUPLEX FULL
53# define FECSPEED _100BASET
54# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050057# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050059#endif
60
61#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050062# define CONFIG_IPADDR 192.162.1.2
63# define CONFIG_NETMASK 255.255.255.0
64# define CONFIG_SERVERIP 192.162.1.1
65# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050066#endif /* CONFIG_MCFFEC */
67
Mario Six5bc05432018-03-28 14:38:20 +020068#define CONFIG_HOSTNAME "M5272C3"
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050069#define CONFIG_EXTRA_ENV_SETTINGS \
70 "netdev=eth0\0" \
71 "loadaddr=10000\0" \
72 "u-boot=u-boot.bin\0" \
73 "load=tftp ${loadaddr) ${u-boot}\0" \
74 "upd=run load; run prog\0" \
75 "prog=prot off ffe00000 ffe3ffff;" \
76 "era ffe00000 ffe3ffff;" \
77 "cp.b ${loadaddr} ffe00000 ${filesize};"\
78 "save\0" \
79 ""
wdenkbf9e3b32004-02-12 00:47:09 +000080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_LOAD_ADDR 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_CLK 66000000
wdenkbf9e3b32004-02-12 00:47:09 +000083
84/*
85 * Low Level Configuration Settings
86 * (address mappings, register initial values, etc.)
87 * You should know what you are doing if you make changes here.
88 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
90#define CONFIG_SYS_SCR 0x0003
91#define CONFIG_SYS_SPR 0xffff
wdenkbf9e3b32004-02-12 00:47:09 +000092
wdenkbf9e3b32004-02-12 00:47:09 +000093/*-----------------------------------------------------------------------
94 * Definitions for initial stack pointer and data area (in DPRAM)
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020097#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020098#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
108#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkbf9e3b32004-02-12 00:47:09 +0000109
110#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000112#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkbf9e3b32004-02-12 00:47:09 +0000114#endif
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MONITOR_LEN 0x20000
117#define CONFIG_SYS_MALLOC_LEN (256 << 10)
118#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000119
120/*
121 * For booting Linux, the board info and command line data
122 * have to be in the first 8 MB of memory, since this is
123 * the maximum mapped by the Linux kernel during initialization ??
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000126
TsiChung Liewb2028162008-10-21 14:19:26 +0000127/*
wdenkbf9e3b32004-02-12 00:47:09 +0000128 * FLASH organization
129 */
TsiChung Liewb2028162008-10-21 14:19:26 +0000130#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb2028162008-10-21 14:19:26 +0000131# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
132# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
133# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
134# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liewb2028162008-10-21 14:19:26 +0000135#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000136
137/*-----------------------------------------------------------------------
138 * Cache Configuration
139 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000141
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600142#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200143 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600144#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200145 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600146#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
147#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
148 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
149 CF_ACR_EN | CF_ACR_SM_ALL)
150#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
151 CF_CACR_DISD | CF_CACR_INVI | \
152 CF_CACR_CEIB | CF_CACR_DCM | \
153 CF_CACR_EUSP)
154
wdenkbf9e3b32004-02-12 00:47:09 +0000155/*-----------------------------------------------------------------------
156 * Memory bank definitions
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
159#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
160#define CONFIG_SYS_BR1_PRELIM 0
161#define CONFIG_SYS_OR1_PRELIM 0
162#define CONFIG_SYS_BR2_PRELIM 0x30000001
163#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
164#define CONFIG_SYS_BR3_PRELIM 0
165#define CONFIG_SYS_OR3_PRELIM 0
166#define CONFIG_SYS_BR4_PRELIM 0
167#define CONFIG_SYS_OR4_PRELIM 0
168#define CONFIG_SYS_BR5_PRELIM 0
169#define CONFIG_SYS_OR5_PRELIM 0
170#define CONFIG_SYS_BR6_PRELIM 0
171#define CONFIG_SYS_OR6_PRELIM 0
172#define CONFIG_SYS_BR7_PRELIM 0x00000701
173#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenkbf9e3b32004-02-12 00:47:09 +0000174
175/*-----------------------------------------------------------------------
176 * Port configuration
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_PACNT 0x00000000
179#define CONFIG_SYS_PADDR 0x0000
180#define CONFIG_SYS_PADAT 0x0000
181#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
182#define CONFIG_SYS_PBDDR 0x0000
183#define CONFIG_SYS_PBDAT 0x0000
184#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500185#endif /* _M5272C3_H */