blob: fb115e23457865f17d1a58b421c3d9f57bf5a8be [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Gala9490a7f2008-07-25 13:31:05 -05002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05004 */
5
6/*
7 * mpc8536ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Galac7e1a432010-05-21 04:14:49 -050013#include "../board/freescale/common/ics307_clk.h"
14
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020015#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080016#define CONFIG_RAMBOOT_SDCARD 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060017#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080018#endif
19
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020020#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080021#define CONFIG_RAMBOOT_SPIFLASH 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060022#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#endif
24
Kumar Gala7a577fd2011-01-12 02:48:53 -060025#ifndef CONFIG_RESET_VECTOR_ADDRESS
26#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
27#endif
28
Haiying Wang96196a12010-11-10 15:37:13 -050029#ifndef CONFIG_SYS_MONITOR_BASE
30#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
31#endif
32
Kumar Gala9490a7f2008-07-25 13:31:05 -050033#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040034#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
35#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
36#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala9490a7f2008-07-25 13:31:05 -050037#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000038#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala0151cba2008-10-21 11:33:58 -050039#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050040
Kumar Gala9490a7f2008-07-25 13:31:05 -050041
Kumar Gala9490a7f2008-07-25 13:31:05 -050042#define CONFIG_ENV_OVERWRITE
43
Kumar Galac7e1a432010-05-21 04:14:49 -050044#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
45#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050046#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050047
48/*
49 * These can be toggled for performance analysis, otherwise use default.
50 */
51#define CONFIG_L2_CACHE /* toggle L2 cache */
52#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050053
54#define CONFIG_ENABLE_36BIT_PHYS 1
55
Kumar Gala337f9fd2009-07-30 15:54:07 -050056#ifdef CONFIG_PHYS_64BIT
57#define CONFIG_ADDR_MAP 1
58#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
59#endif
60
Kumar Gala9490a7f2008-07-25 13:31:05 -050061/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080062 * Config the L2 Cache as L2 SRAM
63 */
64#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
65#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
67#else
68#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
69#endif
70#define CONFIG_SYS_L2_SIZE (512 << 10)
71#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
72
Timur Tabie46fedf2011-08-04 18:03:41 -050073#define CONFIG_SYS_CCSRBAR 0xffe00000
74#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -050075
Kumar Gala8d22ddc2011-11-09 09:10:49 -060076#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050077#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080078#endif
79
Kumar Gala9490a7f2008-07-25 13:31:05 -050080/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -050081#define CONFIG_VERY_BIG_RAM
Kumar Gala9490a7f2008-07-25 13:31:05 -050082#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
83#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -050084
Dave Liu9b0ad1b2008-10-28 17:53:38 +080085#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -050086#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
87
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -050090
Kumar Gala9490a7f2008-07-25 13:31:05 -050091#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL 2
93
94/* I2C addresses of SPD EEPROMs */
95#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -050097
98/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +080099#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800101#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_TIMING_3 0x00000000
103#define CONFIG_SYS_DDR_TIMING_0 0x00260802
104#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
105#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
106#define CONFIG_SYS_DDR_MODE_1 0x00480432
107#define CONFIG_SYS_DDR_MODE_2 0x00000000
108#define CONFIG_SYS_DDR_INTERVAL 0x06180100
109#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
110#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
111#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
112#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800113#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
117#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
118#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500119
Kumar Gala9490a7f2008-07-25 13:31:05 -0500120/* Make sure required options are set */
121#ifndef CONFIG_SPD_EEPROM
122#error ("CONFIG_SPD_EEPROM is required")
123#endif
124
125#undef CONFIG_CLOCKS_IN_MHZ
126
Kumar Gala9490a7f2008-07-25 13:31:05 -0500127/*
128 * Memory map -- xxx -this is wrong, needs updating
129 *
130 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
131 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
132 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
133 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
134 *
135 * Localbus cacheable (TBD)
136 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
137 *
138 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500139 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500140 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500141 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500142 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
143 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
144 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
145 */
146
147/*
148 * Local Bus Definitions
149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500151#ifdef CONFIG_PHYS_64BIT
152#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
153#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600154#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500155#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500156
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800157#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000158 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800159#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500160
Mingkai Hu07355702009-09-23 15:19:32 +0800161#define CONFIG_SYS_BR1_PRELIM \
162 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
163 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600164#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500165
Mingkai Hu07355702009-09-23 15:19:32 +0800166#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
167 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500169#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
170
Mingkai Hu07355702009-09-23 15:19:32 +0800171#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
172#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800174#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500176
Masahiro Yamada02344462014-06-04 10:26:50 +0900177#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800178#define CONFIG_SYS_RAMBOOT
179#else
180#undef CONFIG_SYS_RAMBOOT
181#endif
182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_EMPTY_INFO
184#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500185
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000186#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500187#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
188#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500189#ifdef CONFIG_PHYS_64BIT
190#define PIXIS_BASE_PHYS 0xfffdf0000ull
191#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600192#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500193#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500194
Kumar Gala52b565f2008-12-02 14:19:33 -0600195#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800196#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500197
198#define PIXIS_ID 0x0 /* Board ID at offset 0 */
199#define PIXIS_VER 0x1 /* Board version at offset 1 */
200#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
201#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
202#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
203#define PIXIS_PWR 0x5 /* PIXIS Power status register */
204#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
205#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
206#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
207#define PIXIS_VCTL 0x10 /* VELA Control Register */
208#define PIXIS_VSTAT 0x11 /* VELA Status Register */
209#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
210#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
211#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
212#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500213#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
214#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
215#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
216#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
217#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
218#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
219#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500220#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
221#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
222#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
223#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
224#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
225#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
226#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
227#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
228#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
229#define PIXIS_VWATCH 0x24 /* Watchdog Register */
230#define PIXIS_LED 0x25 /* LED Register */
231
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800232#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
233
Kumar Gala9490a7f2008-07-25 13:31:05 -0500234/* old pixis referenced names */
235#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
236#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600237#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_RAM_LOCK 1
240#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200241#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500242
Mingkai Hu07355702009-09-23 15:19:32 +0800243#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200244 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500246
Mingkai Hu07355702009-09-23 15:19:32 +0800247#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
248#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500249
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800250#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500251#define CONFIG_SYS_NAND_BASE 0xffa00000
252#ifdef CONFIG_PHYS_64BIT
253#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
254#else
255#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
256#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800257#else
258#define CONFIG_SYS_NAND_BASE 0xfff00000
259#ifdef CONFIG_PHYS_64BIT
260#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
261#else
262#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
263#endif
264#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500265#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
266 CONFIG_SYS_NAND_BASE + 0x40000, \
267 CONFIG_SYS_NAND_BASE + 0x80000, \
268 CONFIG_SYS_NAND_BASE + 0xC0000}
269#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500270#define CONFIG_NAND_FSL_ELBC 1
271#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
272
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800273/* NAND boot: 4K NAND loader config */
274#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangc6e8f492014-02-13 09:03:02 +0800275#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800276#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
277#define CONFIG_SYS_NAND_U_BOOT_START \
278 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
279#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
280#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
281#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
282
Jason Jinc57fc282008-10-31 05:07:04 -0500283/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500284#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800285 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
286 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
287 | BR_PS_8 /* Port Size = 8 bit */ \
288 | BR_MS_FCM /* MSEL = FCM */ \
289 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500290#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800291 | OR_FCM_PGS /* Large Page*/ \
292 | OR_FCM_CSCT \
293 | OR_FCM_CST \
294 | OR_FCM_CHT \
295 | OR_FCM_SCY_1 \
296 | OR_FCM_TRLX \
297 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500298
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800299#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
300#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500301#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
302#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500303
Mingkai Hu07355702009-09-23 15:19:32 +0800304#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000305 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800306 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
307 | BR_PS_8 /* Port Size = 8 bit */ \
308 | BR_MS_FCM /* MSEL = FCM */ \
309 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500310#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800311#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000312 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800313 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
314 | BR_PS_8 /* Port Size = 8 bit */ \
315 | BR_MS_FCM /* MSEL = FCM */ \
316 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500317#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500318
Mingkai Hu07355702009-09-23 15:19:32 +0800319#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000320 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800321 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
322 | BR_PS_8 /* Port Size = 8 bit */ \
323 | BR_MS_FCM /* MSEL = FCM */ \
324 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500325#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500326
Kumar Gala9490a7f2008-07-25 13:31:05 -0500327/* Serial Port - controlled on board with jumper J8
328 * open - index 2
329 * shorted - index 1
330 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_NS16550_SERIAL
332#define CONFIG_SYS_NS16550_REG_SIZE 1
333#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500334#ifdef CONFIG_NAND_SPL
335#define CONFIG_NS16550_MIN_FUNCTIONS
336#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500339 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
340
Mingkai Hu07355702009-09-23 15:19:32 +0800341#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
342#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500343
Kumar Gala9490a7f2008-07-25 13:31:05 -0500344/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500345 * I2C
346 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200347#define CONFIG_SYS_I2C
348#define CONFIG_SYS_I2C_FSL
349#define CONFIG_SYS_FSL_I2C_SPEED 400000
350#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
351#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
352#define CONFIG_SYS_FSL_I2C2_SPEED 400000
353#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
354#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
355#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500356
357/*
358 * I2C2 EEPROM
359 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200360#define CONFIG_ID_EEPROM
361#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500363#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
365#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
366#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500367
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700368/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500369 * General PCI
370 * Memory space is mapped 1-1, but I/O space must start from 0.
371 */
372
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600373#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500374#ifdef CONFIG_PHYS_64BIT
375#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
376#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
377#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600378#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
379#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500380#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500382#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
383#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
384#ifdef CONFIG_PHYS_64BIT
385#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
386#else
387#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
388#endif
389#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500390
391/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600392#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600393#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500394#ifdef CONFIG_PHYS_64BIT
395#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
396#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
397#else
Kumar Gala10795f42008-12-02 16:08:36 -0600398#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600399#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500400#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600402#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500403#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
404#ifdef CONFIG_PHYS_64BIT
405#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
406#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500408#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500410
411/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600412#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600413#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500414#ifdef CONFIG_PHYS_64BIT
415#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
416#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
417#else
Kumar Gala10795f42008-12-02 16:08:36 -0600418#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600419#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500420#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600422#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500423#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
424#ifdef CONFIG_PHYS_64BIT
425#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
426#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500428#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500430
431/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600432#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600433#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500434#ifdef CONFIG_PHYS_64BIT
435#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
436#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
437#else
Kumar Gala10795f42008-12-02 16:08:36 -0600438#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600439#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500440#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600442#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500443#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
446#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500448#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500450
451#if defined(CONFIG_PCI)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500452/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600453#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500454
455/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600456/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500457
458/* video */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500459
460#if defined(CONFIG_VIDEO)
461#define CONFIG_BIOSEMU
Kumar Gala9490a7f2008-07-25 13:31:05 -0500462#define CONFIG_ATI_RADEON_FB
463#define CONFIG_VIDEO_LOGO
Kumar Galaaca5f012008-12-02 16:08:40 -0600464#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500465#endif
466
467#undef CONFIG_EEPRO100
468#undef CONFIG_TULIP
Kumar Gala9490a7f2008-07-25 13:31:05 -0500469
Kumar Gala9490a7f2008-07-25 13:31:05 -0500470#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600471 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
472 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500473 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
474#endif
475
476#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
477
478#endif /* CONFIG_PCI */
479
480/* SATA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500482#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
484#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500485#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
487#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500488
489#ifdef CONFIG_FSL_SATA
490#define CONFIG_LBA48
Kumar Gala9490a7f2008-07-25 13:31:05 -0500491#endif
492
493#if defined(CONFIG_TSEC_ENET)
494
Kumar Gala9490a7f2008-07-25 13:31:05 -0500495#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
496#define CONFIG_TSEC1 1
497#define CONFIG_TSEC1_NAME "eTSEC1"
498#define CONFIG_TSEC3 1
499#define CONFIG_TSEC3_NAME "eTSEC3"
500
Jason Jin2e26d832008-10-10 11:41:00 +0800501#define CONFIG_FSL_SGMII_RISER 1
502#define SGMII_RISER_PHY_OFFSET 0x1c
503
Kumar Gala9490a7f2008-07-25 13:31:05 -0500504#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
505#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
506
507#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
508#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
509
510#define TSEC1_PHYIDX 0
511#define TSEC3_PHYIDX 0
512
513#define CONFIG_ETHPRIME "eTSEC1"
514
Kumar Gala9490a7f2008-07-25 13:31:05 -0500515#endif /* CONFIG_TSEC_ENET */
516
517/*
518 * Environment
519 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800520
521#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada02344462014-06-04 10:26:50 +0900522#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700523#elif defined(CONFIG_RAMBOOT_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000524#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700525#define CONFIG_SYS_MMC_ENV_DEV 0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500526#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800527#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500528
529#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500531
Kumar Gala9490a7f2008-07-25 13:31:05 -0500532#undef CONFIG_WATCHDOG /* watchdog disabled */
533
Andy Fleming80522dc2008-10-30 16:51:33 -0500534#ifdef CONFIG_MMC
Andy Fleming80522dc2008-10-30 16:51:33 -0500535#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Fanzc1116ebb2011-10-03 12:18:42 -0700536#endif
537
538/*
539 * USB
540 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000541#define CONFIG_HAS_FSL_MPH_USB
542#ifdef CONFIG_HAS_FSL_MPH_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400543#ifdef CONFIG_USB_EHCI_HCD
Fanzc1116ebb2011-10-03 12:18:42 -0700544#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
545#define CONFIG_USB_EHCI_FSL
Fanzc1116ebb2011-10-03 12:18:42 -0700546#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000547#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700548
Kumar Gala9490a7f2008-07-25 13:31:05 -0500549/*
550 * Miscellaneous configurable options
551 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200552#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500553
554/*
555 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500556 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500557 * the maximum mapped by the Linux kernel during initialization.
558 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500559#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
560#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500561
Kumar Gala9490a7f2008-07-25 13:31:05 -0500562#if defined(CONFIG_CMD_KGDB)
563#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500564#endif
565
566/*
567 * Environment Configuration
568 */
569
570/* The mac addresses for all ethernet interface */
571#if defined(CONFIG_TSEC_ENET)
572#define CONFIG_HAS_ETH0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500573#define CONFIG_HAS_ETH1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500574#define CONFIG_HAS_ETH2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500575#define CONFIG_HAS_ETH3
Kumar Gala9490a7f2008-07-25 13:31:05 -0500576#endif
577
578#define CONFIG_IPADDR 192.168.1.254
579
Mario Six5bc05432018-03-28 14:38:20 +0200580#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000581#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000582#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800583#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500584
585#define CONFIG_SERVERIP 192.168.1.1
586#define CONFIG_GATEWAYIP 192.168.1.1
587#define CONFIG_NETMASK 255.255.255.0
588
589/* default location for tftp and bootm */
590#define CONFIG_LOADADDR 1000000
591
Kumar Gala9490a7f2008-07-25 13:31:05 -0500592#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200593"netdev=eth0\0" \
594"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
595"tftpflash=tftpboot $loadaddr $uboot; " \
596 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
597 " +$filesize; " \
598 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
599 " +$filesize; " \
600 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
601 " $filesize; " \
602 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
603 " +$filesize; " \
604 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
605 " $filesize\0" \
606"consoledev=ttyS0\0" \
607"ramdiskaddr=2000000\0" \
608"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500609"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200610"fdtfile=8536ds/mpc8536ds.dtb\0" \
611"bdev=sda3\0" \
612"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500613
614#define CONFIG_HDBOOT \
615 "setenv bootargs root=/dev/$bdev rw " \
616 "console=$consoledev,$baudrate $othbootargs;" \
617 "tftp $loadaddr $bootfile;" \
618 "tftp $fdtaddr $fdtfile;" \
619 "bootm $loadaddr - $fdtaddr"
620
621#define CONFIG_NFSBOOTCOMMAND \
622 "setenv bootargs root=/dev/nfs rw " \
623 "nfsroot=$serverip:$rootpath " \
624 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
625 "console=$consoledev,$baudrate $othbootargs;" \
626 "tftp $loadaddr $bootfile;" \
627 "tftp $fdtaddr $fdtfile;" \
628 "bootm $loadaddr - $fdtaddr"
629
630#define CONFIG_RAMBOOTCOMMAND \
631 "setenv bootargs root=/dev/ram rw " \
632 "console=$consoledev,$baudrate $othbootargs;" \
633 "tftp $ramdiskaddr $ramdiskfile;" \
634 "tftp $loadaddr $bootfile;" \
635 "tftp $fdtaddr $fdtfile;" \
636 "bootm $loadaddr $ramdiskaddr $fdtaddr"
637
638#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
639
640#endif /* __CONFIG_H */