blob: a592ec07da446d2cbbbd87df6fc0c7374db0f701 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bin Meng8ee443b2015-03-20 17:12:20 +08002/*
3 * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
4 *
5 * Intel Platform Controller Hub EG20T (codename Topcliff) GMAC Driver
Bin Meng8ee443b2015-03-20 17:12:20 +08006 */
7
8#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -07009#include <cpu_func.h>
Bin Mengca19a792015-08-27 22:25:57 -070010#include <dm.h>
Bin Meng8ee443b2015-03-20 17:12:20 +080011#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070013#include <malloc.h>
Bin Meng8ee443b2015-03-20 17:12:20 +080014#include <asm/io.h>
15#include <pci.h>
Bin Meng8ee443b2015-03-20 17:12:20 +080016#include <miiphy.h>
17#include "pch_gbe.h"
18
19#if !defined(CONFIG_PHYLIB)
20# error "PCH Gigabit Ethernet driver requires PHYLIB - missing CONFIG_PHYLIB"
21#endif
22
23static struct pci_device_id supported[] = {
Bin Mengca19a792015-08-27 22:25:57 -070024 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TCF_GBE) },
Bin Meng8ee443b2015-03-20 17:12:20 +080025 { }
26};
27
28static void pch_gbe_mac_read(struct pch_gbe_regs *mac_regs, u8 *addr)
29{
30 u32 macid_hi, macid_lo;
31
32 macid_hi = readl(&mac_regs->mac_adr[0].high);
33 macid_lo = readl(&mac_regs->mac_adr[0].low) & 0xffff;
34 debug("pch_gbe: macid_hi %#x macid_lo %#x\n", macid_hi, macid_lo);
35
36 addr[0] = (u8)(macid_hi & 0xff);
37 addr[1] = (u8)((macid_hi >> 8) & 0xff);
38 addr[2] = (u8)((macid_hi >> 16) & 0xff);
39 addr[3] = (u8)((macid_hi >> 24) & 0xff);
40 addr[4] = (u8)(macid_lo & 0xff);
41 addr[5] = (u8)((macid_lo >> 8) & 0xff);
42}
43
44static int pch_gbe_mac_write(struct pch_gbe_regs *mac_regs, u8 *addr)
45{
46 u32 macid_hi, macid_lo;
47 ulong start;
48
49 macid_hi = addr[0] + (addr[1] << 8) + (addr[2] << 16) + (addr[3] << 24);
50 macid_lo = addr[4] + (addr[5] << 8);
51
52 writel(macid_hi, &mac_regs->mac_adr[0].high);
53 writel(macid_lo, &mac_regs->mac_adr[0].low);
54 writel(0xfffe, &mac_regs->addr_mask);
55
56 start = get_timer(0);
57 while (get_timer(start) < PCH_GBE_TIMEOUT) {
58 if (!(readl(&mac_regs->addr_mask) & PCH_GBE_BUSY))
59 return 0;
60
61 udelay(10);
62 }
63
64 return -ETIME;
65}
66
Bin Mengca19a792015-08-27 22:25:57 -070067static int pch_gbe_reset(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +080068{
Bin Mengca19a792015-08-27 22:25:57 -070069 struct pch_gbe_priv *priv = dev_get_priv(dev);
70 struct eth_pdata *plat = dev_get_platdata(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +080071 struct pch_gbe_regs *mac_regs = priv->mac_regs;
72 ulong start;
73
74 priv->rx_idx = 0;
75 priv->tx_idx = 0;
76
77 writel(PCH_GBE_ALL_RST, &mac_regs->reset);
78
79 /*
80 * Configure the MAC to RGMII mode after reset
81 *
82 * For some unknown reason, we must do the configuration here right
83 * after resetting the whole MAC, otherwise the reset bit in the RESET
84 * register will never be cleared by the hardware. And there is another
85 * way of having the same magic, that is to configure the MODE register
86 * to have the MAC work in MII/GMII mode, which is how current Linux
87 * pch_gbe driver does. Since anyway we need program the MAC to RGMII
88 * mode in the driver, we just do it here.
89 *
90 * Note: this behavior is not documented in the hardware manual.
91 */
92 writel(PCH_GBE_RGMII_MODE_RGMII | PCH_GBE_CHIP_TYPE_INTERNAL,
93 &mac_regs->rgmii_ctrl);
94
95 start = get_timer(0);
96 while (get_timer(start) < PCH_GBE_TIMEOUT) {
97 if (!(readl(&mac_regs->reset) & PCH_GBE_ALL_RST)) {
98 /*
99 * Soft reset clears hardware MAC address registers,
100 * so we have to reload MAC address here in order to
101 * make linux pch_gbe driver happy.
102 */
Bin Mengca19a792015-08-27 22:25:57 -0700103 return pch_gbe_mac_write(mac_regs, plat->enetaddr);
Bin Meng8ee443b2015-03-20 17:12:20 +0800104 }
105
106 udelay(10);
107 }
108
109 debug("pch_gbe: reset timeout\n");
110 return -ETIME;
111}
112
Bin Mengca19a792015-08-27 22:25:57 -0700113static void pch_gbe_rx_descs_init(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800114{
Bin Mengca19a792015-08-27 22:25:57 -0700115 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800116 struct pch_gbe_regs *mac_regs = priv->mac_regs;
117 struct pch_gbe_rx_desc *rx_desc = &priv->rx_desc[0];
118 int i;
119
120 memset(rx_desc, 0, sizeof(struct pch_gbe_rx_desc) * PCH_GBE_DESC_NUM);
121 for (i = 0; i < PCH_GBE_DESC_NUM; i++)
Paul Burton52e727c2017-04-30 21:57:07 +0200122 rx_desc[i].buffer_addr = dm_pci_virt_to_mem(priv->dev,
Paul Burtondb225f12017-04-30 21:57:06 +0200123 priv->rx_buff[i]);
Bin Meng8ee443b2015-03-20 17:12:20 +0800124
Paul Burton2303bff2017-04-30 21:57:08 +0200125 flush_dcache_range((ulong)rx_desc, (ulong)&rx_desc[PCH_GBE_DESC_NUM]);
126
Paul Burton52e727c2017-04-30 21:57:07 +0200127 writel(dm_pci_virt_to_mem(priv->dev, rx_desc),
Bin Meng8ee443b2015-03-20 17:12:20 +0800128 &mac_regs->rx_dsc_base);
129 writel(sizeof(struct pch_gbe_rx_desc) * (PCH_GBE_DESC_NUM - 1),
130 &mac_regs->rx_dsc_size);
131
Paul Burton52e727c2017-04-30 21:57:07 +0200132 writel(dm_pci_virt_to_mem(priv->dev, rx_desc + 1),
Bin Meng8ee443b2015-03-20 17:12:20 +0800133 &mac_regs->rx_dsc_sw_p);
134}
135
Bin Mengca19a792015-08-27 22:25:57 -0700136static void pch_gbe_tx_descs_init(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800137{
Bin Mengca19a792015-08-27 22:25:57 -0700138 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800139 struct pch_gbe_regs *mac_regs = priv->mac_regs;
140 struct pch_gbe_tx_desc *tx_desc = &priv->tx_desc[0];
141
142 memset(tx_desc, 0, sizeof(struct pch_gbe_tx_desc) * PCH_GBE_DESC_NUM);
143
Paul Burton2303bff2017-04-30 21:57:08 +0200144 flush_dcache_range((ulong)tx_desc, (ulong)&tx_desc[PCH_GBE_DESC_NUM]);
145
Paul Burton52e727c2017-04-30 21:57:07 +0200146 writel(dm_pci_virt_to_mem(priv->dev, tx_desc),
Bin Meng8ee443b2015-03-20 17:12:20 +0800147 &mac_regs->tx_dsc_base);
148 writel(sizeof(struct pch_gbe_tx_desc) * (PCH_GBE_DESC_NUM - 1),
149 &mac_regs->tx_dsc_size);
Paul Burton52e727c2017-04-30 21:57:07 +0200150 writel(dm_pci_virt_to_mem(priv->dev, tx_desc + 1),
Bin Meng8ee443b2015-03-20 17:12:20 +0800151 &mac_regs->tx_dsc_sw_p);
152}
153
154static void pch_gbe_adjust_link(struct pch_gbe_regs *mac_regs,
155 struct phy_device *phydev)
156{
157 if (!phydev->link) {
158 printf("%s: No link.\n", phydev->dev->name);
159 return;
160 }
161
162 clrbits_le32(&mac_regs->rgmii_ctrl,
163 PCH_GBE_RGMII_RATE_2_5M | PCH_GBE_CRS_SEL);
164 clrbits_le32(&mac_regs->mode,
165 PCH_GBE_MODE_GMII_ETHER | PCH_GBE_MODE_FULL_DUPLEX);
166
167 switch (phydev->speed) {
168 case 1000:
169 setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_125M);
170 setbits_le32(&mac_regs->mode, PCH_GBE_MODE_GMII_ETHER);
171 break;
172 case 100:
173 setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_25M);
174 setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
175 break;
176 case 10:
177 setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_RGMII_RATE_2_5M);
178 setbits_le32(&mac_regs->mode, PCH_GBE_MODE_MII_ETHER);
179 break;
180 }
181
182 if (phydev->duplex) {
183 setbits_le32(&mac_regs->rgmii_ctrl, PCH_GBE_CRS_SEL);
184 setbits_le32(&mac_regs->mode, PCH_GBE_MODE_FULL_DUPLEX);
185 }
186
187 printf("Speed: %d, %s duplex\n", phydev->speed,
188 (phydev->duplex) ? "full" : "half");
189
190 return;
191}
192
Bin Mengca19a792015-08-27 22:25:57 -0700193static int pch_gbe_start(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800194{
Bin Mengca19a792015-08-27 22:25:57 -0700195 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800196 struct pch_gbe_regs *mac_regs = priv->mac_regs;
197
198 if (pch_gbe_reset(dev))
199 return -1;
200
201 pch_gbe_rx_descs_init(dev);
202 pch_gbe_tx_descs_init(dev);
203
204 /* Enable frame bursting */
205 writel(PCH_GBE_MODE_FR_BST, &mac_regs->mode);
206 /* Disable TCP/IP accelerator */
207 writel(PCH_GBE_RX_TCPIPACC_OFF, &mac_regs->tcpip_acc);
208 /* Disable RX flow control */
209 writel(0, &mac_regs->rx_fctrl);
210 /* Configure RX/TX mode */
211 writel(PCH_GBE_RH_ALM_EMP_16 | PCH_GBE_RH_ALM_FULL_16 |
212 PCH_GBE_RH_RD_TRG_32, &mac_regs->rx_mode);
213 writel(PCH_GBE_TM_TH_TX_STRT_32 | PCH_GBE_TM_TH_ALM_EMP_16 |
214 PCH_GBE_TM_TH_ALM_FULL_32 | PCH_GBE_TM_ST_AND_FD |
215 PCH_GBE_TM_SHORT_PKT, &mac_regs->tx_mode);
216
217 /* Start up the PHY */
218 if (phy_startup(priv->phydev)) {
219 printf("Could not initialize PHY %s\n",
220 priv->phydev->dev->name);
221 return -1;
222 }
223
224 pch_gbe_adjust_link(mac_regs, priv->phydev);
225
226 if (!priv->phydev->link)
227 return -1;
228
229 /* Enable TX & RX */
230 writel(PCH_GBE_RX_DMA_EN | PCH_GBE_TX_DMA_EN, &mac_regs->dma_ctrl);
231 writel(PCH_GBE_MRE_MAC_RX_EN, &mac_regs->mac_rx_en);
232
233 return 0;
234}
235
Bin Mengca19a792015-08-27 22:25:57 -0700236static void pch_gbe_stop(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800237{
Bin Mengca19a792015-08-27 22:25:57 -0700238 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800239
240 pch_gbe_reset(dev);
241
242 phy_shutdown(priv->phydev);
243}
244
Bin Mengca19a792015-08-27 22:25:57 -0700245static int pch_gbe_send(struct udevice *dev, void *packet, int length)
Bin Meng8ee443b2015-03-20 17:12:20 +0800246{
Bin Mengca19a792015-08-27 22:25:57 -0700247 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800248 struct pch_gbe_regs *mac_regs = priv->mac_regs;
249 struct pch_gbe_tx_desc *tx_head, *tx_desc;
250 u16 frame_ctrl = 0;
251 u32 int_st;
252 ulong start;
253
Paul Burton2303bff2017-04-30 21:57:08 +0200254 flush_dcache_range((ulong)packet, (ulong)packet + length);
255
Bin Meng8ee443b2015-03-20 17:12:20 +0800256 tx_head = &priv->tx_desc[0];
257 tx_desc = &priv->tx_desc[priv->tx_idx];
258
259 if (length < 64)
260 frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
261
Paul Burton52e727c2017-04-30 21:57:07 +0200262 tx_desc->buffer_addr = dm_pci_virt_to_mem(priv->dev, packet);
Bin Meng8ee443b2015-03-20 17:12:20 +0800263 tx_desc->length = length;
264 tx_desc->tx_words_eob = length + 3;
265 tx_desc->tx_frame_ctrl = frame_ctrl;
266 tx_desc->dma_status = 0;
267 tx_desc->gbec_status = 0;
268
Paul Burton2303bff2017-04-30 21:57:08 +0200269 flush_dcache_range((ulong)tx_desc, (ulong)&tx_desc[1]);
270
Bin Meng8ee443b2015-03-20 17:12:20 +0800271 /* Test the wrap-around condition */
272 if (++priv->tx_idx >= PCH_GBE_DESC_NUM)
273 priv->tx_idx = 0;
274
Paul Burton52e727c2017-04-30 21:57:07 +0200275 writel(dm_pci_virt_to_mem(priv->dev, tx_head + priv->tx_idx),
Bin Meng8ee443b2015-03-20 17:12:20 +0800276 &mac_regs->tx_dsc_sw_p);
277
278 start = get_timer(0);
279 while (get_timer(start) < PCH_GBE_TIMEOUT) {
280 int_st = readl(&mac_regs->int_st);
281 if (int_st & PCH_GBE_INT_TX_CMPLT)
282 return 0;
283
284 udelay(10);
285 }
286
287 debug("pch_gbe: sent failed\n");
288 return -ETIME;
289}
290
Bin Mengca19a792015-08-27 22:25:57 -0700291static int pch_gbe_recv(struct udevice *dev, int flags, uchar **packetp)
Bin Meng8ee443b2015-03-20 17:12:20 +0800292{
Bin Mengca19a792015-08-27 22:25:57 -0700293 struct pch_gbe_priv *priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800294 struct pch_gbe_regs *mac_regs = priv->mac_regs;
Bin Mengca19a792015-08-27 22:25:57 -0700295 struct pch_gbe_rx_desc *rx_desc;
Paul Burton52e727c2017-04-30 21:57:07 +0200296 ulong hw_desc, length;
297 void *buffer;
Bin Meng8ee443b2015-03-20 17:12:20 +0800298
Bin Meng8ee443b2015-03-20 17:12:20 +0800299 rx_desc = &priv->rx_desc[priv->rx_idx];
300
301 readl(&mac_regs->int_st);
302 hw_desc = readl(&mac_regs->rx_dsc_hw_p_hld);
303
304 /* Just return if not receiving any packet */
Paul Burton52e727c2017-04-30 21:57:07 +0200305 if (virt_to_phys(rx_desc) == hw_desc)
Bin Mengca19a792015-08-27 22:25:57 -0700306 return -EAGAIN;
Bin Meng8ee443b2015-03-20 17:12:20 +0800307
Paul Burton2303bff2017-04-30 21:57:08 +0200308 /* Invalidate the descriptor */
309 invalidate_dcache_range((ulong)rx_desc, (ulong)&rx_desc[1]);
310
Bin Meng8ee443b2015-03-20 17:12:20 +0800311 length = rx_desc->rx_words_eob - 3 - ETH_FCS_LEN;
Paul Burton52e727c2017-04-30 21:57:07 +0200312 buffer = dm_pci_mem_to_virt(priv->dev, rx_desc->buffer_addr, length, 0);
Paul Burton2303bff2017-04-30 21:57:08 +0200313 invalidate_dcache_range((ulong)buffer, (ulong)buffer + length);
Paul Burton52e727c2017-04-30 21:57:07 +0200314 *packetp = (uchar *)buffer;
Bin Mengca19a792015-08-27 22:25:57 -0700315
316 return length;
317}
318
319static int pch_gbe_free_pkt(struct udevice *dev, uchar *packet, int length)
320{
321 struct pch_gbe_priv *priv = dev_get_priv(dev);
322 struct pch_gbe_regs *mac_regs = priv->mac_regs;
323 struct pch_gbe_rx_desc *rx_head = &priv->rx_desc[0];
324 int rx_swp;
Bin Meng8ee443b2015-03-20 17:12:20 +0800325
326 /* Test the wrap-around condition */
327 if (++priv->rx_idx >= PCH_GBE_DESC_NUM)
328 priv->rx_idx = 0;
329 rx_swp = priv->rx_idx;
330 if (++rx_swp >= PCH_GBE_DESC_NUM)
331 rx_swp = 0;
332
Paul Burton52e727c2017-04-30 21:57:07 +0200333 writel(dm_pci_virt_to_mem(priv->dev, rx_head + rx_swp),
Bin Meng8ee443b2015-03-20 17:12:20 +0800334 &mac_regs->rx_dsc_sw_p);
335
Bin Mengca19a792015-08-27 22:25:57 -0700336 return 0;
Bin Meng8ee443b2015-03-20 17:12:20 +0800337}
338
339static int pch_gbe_mdio_ready(struct pch_gbe_regs *mac_regs)
340{
341 ulong start = get_timer(0);
342
343 while (get_timer(start) < PCH_GBE_TIMEOUT) {
344 if (readl(&mac_regs->miim) & PCH_GBE_MIIM_OPER_READY)
345 return 0;
346
347 udelay(10);
348 }
349
350 return -ETIME;
351}
352
353static int pch_gbe_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
354{
355 struct pch_gbe_regs *mac_regs = bus->priv;
356 u32 miim;
357
358 if (pch_gbe_mdio_ready(mac_regs))
359 return -ETIME;
360
361 miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
362 (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
363 PCH_GBE_MIIM_OPER_READ;
364 writel(miim, &mac_regs->miim);
365
366 if (pch_gbe_mdio_ready(mac_regs))
367 return -ETIME;
368
369 return readl(&mac_regs->miim) & 0xffff;
370}
371
372static int pch_gbe_mdio_write(struct mii_dev *bus, int addr, int devad,
373 int reg, u16 val)
374{
375 struct pch_gbe_regs *mac_regs = bus->priv;
376 u32 miim;
377
378 if (pch_gbe_mdio_ready(mac_regs))
379 return -ETIME;
380
381 miim = (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
382 (reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
383 PCH_GBE_MIIM_OPER_WRITE | val;
384 writel(miim, &mac_regs->miim);
385
386 if (pch_gbe_mdio_ready(mac_regs))
387 return -ETIME;
388 else
389 return 0;
390}
391
Bin Mengca19a792015-08-27 22:25:57 -0700392static int pch_gbe_mdio_init(const char *name, struct pch_gbe_regs *mac_regs)
Bin Meng8ee443b2015-03-20 17:12:20 +0800393{
394 struct mii_dev *bus;
395
396 bus = mdio_alloc();
397 if (!bus) {
398 debug("pch_gbe: failed to allocate MDIO bus\n");
399 return -ENOMEM;
400 }
401
402 bus->read = pch_gbe_mdio_read;
403 bus->write = pch_gbe_mdio_write;
Ben Whitten192bc692015-12-30 13:05:58 +0000404 strcpy(bus->name, name);
Bin Meng8ee443b2015-03-20 17:12:20 +0800405
406 bus->priv = (void *)mac_regs;
407
408 return mdio_register(bus);
409}
410
Bin Mengca19a792015-08-27 22:25:57 -0700411static int pch_gbe_phy_init(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800412{
Bin Mengca19a792015-08-27 22:25:57 -0700413 struct pch_gbe_priv *priv = dev_get_priv(dev);
414 struct eth_pdata *plat = dev_get_platdata(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800415 struct phy_device *phydev;
416 int mask = 0xffffffff;
417
Bin Mengca19a792015-08-27 22:25:57 -0700418 phydev = phy_find_by_mask(priv->bus, mask, plat->phy_interface);
Bin Meng8ee443b2015-03-20 17:12:20 +0800419 if (!phydev) {
420 printf("pch_gbe: cannot find the phy\n");
421 return -1;
422 }
423
424 phy_connect_dev(phydev, dev);
425
426 phydev->supported &= PHY_GBIT_FEATURES;
427 phydev->advertising = phydev->supported;
428
429 priv->phydev = phydev;
430 phy_config(phydev);
431
Bin Mengca19a792015-08-27 22:25:57 -0700432 return 0;
Bin Meng8ee443b2015-03-20 17:12:20 +0800433}
434
Bin Meng339613e2018-07-29 00:11:22 -0700435static int pch_gbe_probe(struct udevice *dev)
Bin Meng8ee443b2015-03-20 17:12:20 +0800436{
Bin Meng8ee443b2015-03-20 17:12:20 +0800437 struct pch_gbe_priv *priv;
Bin Mengca19a792015-08-27 22:25:57 -0700438 struct eth_pdata *plat = dev_get_platdata(dev);
Paul Burton154bf122016-09-08 07:47:33 +0100439 void *iobase;
Paul Burton43979cb2017-04-30 21:57:05 +0200440 int err;
Bin Meng8ee443b2015-03-20 17:12:20 +0800441
Bin Meng8ee443b2015-03-20 17:12:20 +0800442 /*
443 * The priv structure contains the descriptors and frame buffers which
Bin Mengca19a792015-08-27 22:25:57 -0700444 * need a strict buswidth alignment (64 bytes). This is guaranteed by
445 * DM_FLAG_ALLOC_PRIV_DMA flag in the U_BOOT_DRIVER.
Bin Meng8ee443b2015-03-20 17:12:20 +0800446 */
Bin Mengca19a792015-08-27 22:25:57 -0700447 priv = dev_get_priv(dev);
Bin Meng8ee443b2015-03-20 17:12:20 +0800448
Bin Mengc52ac3f2016-02-02 05:57:59 -0800449 priv->dev = dev;
Bin Meng8ee443b2015-03-20 17:12:20 +0800450
Paul Burton154bf122016-09-08 07:47:33 +0100451 iobase = dm_pci_map_bar(dev, PCI_BASE_ADDRESS_1, PCI_REGION_MEM);
Bin Meng8ee443b2015-03-20 17:12:20 +0800452
Paul Burton154bf122016-09-08 07:47:33 +0100453 plat->iobase = (ulong)iobase;
Bin Meng8ee443b2015-03-20 17:12:20 +0800454 priv->mac_regs = (struct pch_gbe_regs *)iobase;
455
Bin Meng8ee443b2015-03-20 17:12:20 +0800456 /* Read MAC address from SROM and initialize dev->enetaddr with it */
Bin Mengca19a792015-08-27 22:25:57 -0700457 pch_gbe_mac_read(priv->mac_regs, plat->enetaddr);
Bin Meng8ee443b2015-03-20 17:12:20 +0800458
Bin Mengca19a792015-08-27 22:25:57 -0700459 plat->phy_interface = PHY_INTERFACE_MODE_RGMII;
Bin Meng8ee443b2015-03-20 17:12:20 +0800460 pch_gbe_mdio_init(dev->name, priv->mac_regs);
461 priv->bus = miiphy_get_dev_by_name(dev->name);
462
Paul Burton43979cb2017-04-30 21:57:05 +0200463 err = pch_gbe_reset(dev);
464 if (err)
465 return err;
466
Bin Meng8ee443b2015-03-20 17:12:20 +0800467 return pch_gbe_phy_init(dev);
468}
Bin Mengca19a792015-08-27 22:25:57 -0700469
Bin Meng339613e2018-07-29 00:11:22 -0700470static int pch_gbe_remove(struct udevice *dev)
Bin Meng3f616b62015-10-07 21:32:39 -0700471{
472 struct pch_gbe_priv *priv = dev_get_priv(dev);
473
474 free(priv->phydev);
475 mdio_unregister(priv->bus);
476 mdio_free(priv->bus);
477
478 return 0;
479}
480
Bin Mengca19a792015-08-27 22:25:57 -0700481static const struct eth_ops pch_gbe_ops = {
482 .start = pch_gbe_start,
483 .send = pch_gbe_send,
484 .recv = pch_gbe_recv,
485 .free_pkt = pch_gbe_free_pkt,
486 .stop = pch_gbe_stop,
487};
488
489static const struct udevice_id pch_gbe_ids[] = {
490 { .compatible = "intel,pch-gbe" },
491 { }
492};
493
494U_BOOT_DRIVER(eth_pch_gbe) = {
495 .name = "pch_gbe",
496 .id = UCLASS_ETH,
497 .of_match = pch_gbe_ids,
498 .probe = pch_gbe_probe,
Bin Meng3f616b62015-10-07 21:32:39 -0700499 .remove = pch_gbe_remove,
Bin Mengca19a792015-08-27 22:25:57 -0700500 .ops = &pch_gbe_ops,
501 .priv_auto_alloc_size = sizeof(struct pch_gbe_priv),
502 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
503 .flags = DM_FLAG_ALLOC_PRIV_DMA,
504};
505
506U_BOOT_PCI_DEVICE(eth_pch_gbe, supported);