blob: 9d7ed5e88aaaa9770b494263688875a416ec25bf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Alison Wang427eba72013-05-27 22:55:45 +00002/*
Vabhav Sharma1edc5682019-01-31 12:08:10 +00003 * Copyright 2019 NXP
Alison Wang427eba72013-05-27 22:55:45 +00004 * Copyright 2013 Freescale Semiconductor, Inc.
Alison Wang427eba72013-05-27 22:55:45 +00005 */
6
7#include <common.h>
Peng Fan8f5b6292018-10-19 00:26:23 +02008#include <clk.h>
Bin Mengfdbae092016-01-13 19:39:04 -08009#include <dm.h>
Peng Fanc40d6122017-02-22 16:21:51 +080010#include <fsl_lpuart.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
Alison Wang427eba72013-05-27 22:55:45 +000012#include <watchdog.h>
13#include <asm/io.h>
14#include <serial.h>
Simon Glass336d4612020-02-03 07:36:16 -070015#include <dm/device_compat.h>
Alison Wang427eba72013-05-27 22:55:45 +000016#include <linux/compiler.h>
17#include <asm/arch/imx-regs.h>
18#include <asm/arch/clock.h>
19
Bin Meng47f1bfc2016-01-13 19:39:01 -080020#define US1_TDRE (1 << 7)
21#define US1_RDRF (1 << 5)
22#define US1_OR (1 << 3)
23#define UC2_TE (1 << 3)
24#define UC2_RE (1 << 2)
25#define CFIFO_TXFLUSH (1 << 7)
26#define CFIFO_RXFLUSH (1 << 6)
27#define SFIFO_RXOF (1 << 2)
28#define SFIFO_RXUF (1 << 0)
Alison Wang427eba72013-05-27 22:55:45 +000029
Jingchang Lu6209e142014-09-05 13:52:47 +080030#define STAT_LBKDIF (1 << 31)
31#define STAT_RXEDGIF (1 << 30)
32#define STAT_TDRE (1 << 23)
33#define STAT_RDRF (1 << 21)
34#define STAT_IDLE (1 << 20)
35#define STAT_OR (1 << 19)
36#define STAT_NF (1 << 18)
37#define STAT_FE (1 << 17)
38#define STAT_PF (1 << 16)
39#define STAT_MA1F (1 << 15)
40#define STAT_MA2F (1 << 14)
41#define STAT_FLAGS (STAT_LBKDIF | STAT_RXEDGIF | STAT_IDLE | STAT_OR | \
Bin Meng47f1bfc2016-01-13 19:39:01 -080042 STAT_NF | STAT_FE | STAT_PF | STAT_MA1F | STAT_MA2F)
Jingchang Lu6209e142014-09-05 13:52:47 +080043
44#define CTRL_TE (1 << 19)
45#define CTRL_RE (1 << 18)
46
Ye Licdc16f62018-10-18 14:28:32 +020047#define FIFO_RXFLUSH BIT(14)
48#define FIFO_TXFLUSH BIT(15)
49#define FIFO_TXSIZE_MASK 0x70
50#define FIFO_TXSIZE_OFF 4
51#define FIFO_RXSIZE_MASK 0x7
52#define FIFO_RXSIZE_OFF 0
Jingchang Lu6209e142014-09-05 13:52:47 +080053#define FIFO_TXFE 0x80
Giulio Benettic32449a2020-01-10 15:51:43 +010054#if defined(CONFIG_ARCH_IMX8) || defined(CONFIG_ARCH_IMXRT)
Peng Fan126f8842018-10-18 14:28:31 +020055#define FIFO_RXFE 0x08
56#else
Jingchang Lu6209e142014-09-05 13:52:47 +080057#define FIFO_RXFE 0x40
Peng Fan126f8842018-10-18 14:28:31 +020058#endif
Jingchang Lu6209e142014-09-05 13:52:47 +080059
Ye Licdc16f62018-10-18 14:28:32 +020060#define WATER_TXWATER_OFF 0
Jingchang Lu6209e142014-09-05 13:52:47 +080061#define WATER_RXWATER_OFF 16
62
Alison Wang427eba72013-05-27 22:55:45 +000063DECLARE_GLOBAL_DATA_PTR;
64
Peng Fanc40d6122017-02-22 16:21:51 +080065#define LPUART_FLAG_REGMAP_32BIT_REG BIT(0)
66#define LPUART_FLAG_REGMAP_ENDIAN_BIG BIT(1)
67
Peng Fan7edf5c42017-02-22 16:21:52 +080068enum lpuart_devtype {
69 DEV_VF610 = 1,
70 DEV_LS1021A,
Peng Fan126f8842018-10-18 14:28:31 +020071 DEV_MX7ULP,
Giulio Benettic32449a2020-01-10 15:51:43 +010072 DEV_IMX8,
73 DEV_IMXRT,
Peng Fan7edf5c42017-02-22 16:21:52 +080074};
75
Bin Mengfdbae092016-01-13 19:39:04 -080076struct lpuart_serial_platdata {
Peng Fanc40d6122017-02-22 16:21:51 +080077 void *reg;
Peng Fan7edf5c42017-02-22 16:21:52 +080078 enum lpuart_devtype devtype;
Peng Fanc40d6122017-02-22 16:21:51 +080079 ulong flags;
Bin Mengfdbae092016-01-13 19:39:04 -080080};
81
Peng Fanc40d6122017-02-22 16:21:51 +080082static void lpuart_read32(u32 flags, u32 *addr, u32 *val)
Alison Wang427eba72013-05-27 22:55:45 +000083{
Peng Fanc40d6122017-02-22 16:21:51 +080084 if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
85 if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
86 *(u32 *)val = in_be32(addr);
87 else
88 *(u32 *)val = in_le32(addr);
89 }
90}
91
92static void lpuart_write32(u32 flags, u32 *addr, u32 val)
93{
94 if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
95 if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
96 out_be32(addr, val);
97 else
98 out_le32(addr, val);
99 }
100}
101
102
103#ifndef CONFIG_SYS_CLK_FREQ
104#define CONFIG_SYS_CLK_FREQ 0
105#endif
106
107u32 __weak get_lpuart_clk(void)
108{
109 return CONFIG_SYS_CLK_FREQ;
110}
111
Ye Liaf325e92019-07-11 03:33:34 +0000112#if CONFIG_IS_ENABLED(CLK)
Peng Fan8f5b6292018-10-19 00:26:23 +0200113static int get_lpuart_clk_rate(struct udevice *dev, u32 *clk)
114{
115 struct clk per_clk;
116 ulong rate;
117 int ret;
118
119 ret = clk_get_by_name(dev, "per", &per_clk);
120 if (ret) {
121 dev_err(dev, "Failed to get per clk: %d\n", ret);
122 return ret;
123 }
124
125 rate = clk_get_rate(&per_clk);
126 if ((long)rate <= 0) {
127 dev_err(dev, "Failed to get per clk rate: %ld\n", (long)rate);
128 return ret;
129 }
130 *clk = rate;
131 return 0;
132}
133#else
134static inline int get_lpuart_clk_rate(struct udevice *dev, u32 *clk)
135{ return -ENOSYS; }
136#endif
137
Peng Fanc40d6122017-02-22 16:21:51 +0800138static bool is_lpuart32(struct udevice *dev)
139{
140 struct lpuart_serial_platdata *plat = dev->platdata;
141
142 return plat->flags & LPUART_FLAG_REGMAP_32BIT_REG;
143}
144
Peng Fan8f5b6292018-10-19 00:26:23 +0200145static void _lpuart_serial_setbrg(struct udevice *dev,
Peng Fanc40d6122017-02-22 16:21:51 +0800146 int baudrate)
147{
Peng Fan8f5b6292018-10-19 00:26:23 +0200148 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Peng Fanc40d6122017-02-22 16:21:51 +0800149 struct lpuart_fsl *base = plat->reg;
Peng Fan8f5b6292018-10-19 00:26:23 +0200150 u32 clk;
Alison Wang427eba72013-05-27 22:55:45 +0000151 u16 sbr;
Peng Fan8f5b6292018-10-19 00:26:23 +0200152 int ret;
153
Ye Liaf325e92019-07-11 03:33:34 +0000154 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan8f5b6292018-10-19 00:26:23 +0200155 ret = get_lpuart_clk_rate(dev, &clk);
156 if (ret)
157 return;
158 } else {
159 clk = get_lpuart_clk();
160 }
Alison Wang427eba72013-05-27 22:55:45 +0000161
Bin Meng6ca13b12016-01-13 19:39:03 -0800162 sbr = (u16)(clk / (16 * baudrate));
Alison Wang427eba72013-05-27 22:55:45 +0000163
Bin Meng47f1bfc2016-01-13 19:39:01 -0800164 /* place adjustment later - n/32 BRFA */
Alison Wang427eba72013-05-27 22:55:45 +0000165 __raw_writeb(sbr >> 8, &base->ubdh);
166 __raw_writeb(sbr & 0xff, &base->ubdl);
167}
168
Peng Fanc40d6122017-02-22 16:21:51 +0800169static int _lpuart_serial_getc(struct lpuart_serial_platdata *plat)
Alison Wang427eba72013-05-27 22:55:45 +0000170{
Peng Fanc40d6122017-02-22 16:21:51 +0800171 struct lpuart_fsl *base = plat->reg;
Stefan Agnera3db78d2014-08-19 17:54:27 +0200172 while (!(__raw_readb(&base->us1) & (US1_RDRF | US1_OR)))
Alison Wang427eba72013-05-27 22:55:45 +0000173 WATCHDOG_RESET();
174
Stefan Agnera3db78d2014-08-19 17:54:27 +0200175 barrier();
Alison Wang427eba72013-05-27 22:55:45 +0000176
177 return __raw_readb(&base->ud);
178}
179
Peng Fanc40d6122017-02-22 16:21:51 +0800180static void _lpuart_serial_putc(struct lpuart_serial_platdata *plat,
181 const char c)
Alison Wang427eba72013-05-27 22:55:45 +0000182{
Peng Fanc40d6122017-02-22 16:21:51 +0800183 struct lpuart_fsl *base = plat->reg;
184
Alison Wang427eba72013-05-27 22:55:45 +0000185 while (!(__raw_readb(&base->us1) & US1_TDRE))
186 WATCHDOG_RESET();
187
188 __raw_writeb(c, &base->ud);
189}
190
Bin Meng47f1bfc2016-01-13 19:39:01 -0800191/* Test whether a character is in the RX buffer */
Peng Fanc40d6122017-02-22 16:21:51 +0800192static int _lpuart_serial_tstc(struct lpuart_serial_platdata *plat)
Alison Wang427eba72013-05-27 22:55:45 +0000193{
Peng Fanc40d6122017-02-22 16:21:51 +0800194 struct lpuart_fsl *base = plat->reg;
195
Alison Wang427eba72013-05-27 22:55:45 +0000196 if (__raw_readb(&base->urcfifo) == 0)
197 return 0;
198
199 return 1;
200}
201
202/*
203 * Initialise the serial port with the given baudrate. The settings
204 * are always 8 data bits, no parity, 1 stop bit, no start bits.
205 */
Peng Fan8f5b6292018-10-19 00:26:23 +0200206static int _lpuart_serial_init(struct udevice *dev)
Alison Wang427eba72013-05-27 22:55:45 +0000207{
Peng Fan8f5b6292018-10-19 00:26:23 +0200208 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Peng Fanc40d6122017-02-22 16:21:51 +0800209 struct lpuart_fsl *base = (struct lpuart_fsl *)plat->reg;
Alison Wang427eba72013-05-27 22:55:45 +0000210 u8 ctrl;
211
212 ctrl = __raw_readb(&base->uc2);
213 ctrl &= ~UC2_RE;
214 ctrl &= ~UC2_TE;
215 __raw_writeb(ctrl, &base->uc2);
216
217 __raw_writeb(0, &base->umodem);
218 __raw_writeb(0, &base->uc1);
219
Stefan Agner89e69fd2014-08-19 17:54:28 +0200220 /* Disable FIFO and flush buffer */
221 __raw_writeb(0x0, &base->upfifo);
222 __raw_writeb(0x0, &base->utwfifo);
223 __raw_writeb(0x1, &base->urwfifo);
224 __raw_writeb(CFIFO_TXFLUSH | CFIFO_RXFLUSH, &base->ucfifo);
225
Alison Wang427eba72013-05-27 22:55:45 +0000226 /* provide data bits, parity, stop bit, etc */
Peng Fan8f5b6292018-10-19 00:26:23 +0200227 _lpuart_serial_setbrg(dev, gd->baudrate);
Alison Wang427eba72013-05-27 22:55:45 +0000228
229 __raw_writeb(UC2_RE | UC2_TE, &base->uc2);
230
231 return 0;
232}
233
Peng Fan8f5b6292018-10-19 00:26:23 +0200234static void _lpuart32_serial_setbrg_7ulp(struct udevice *dev,
Peng Fan7edf5c42017-02-22 16:21:52 +0800235 int baudrate)
236{
Peng Fan8f5b6292018-10-19 00:26:23 +0200237 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Peng Fan7edf5c42017-02-22 16:21:52 +0800238 struct lpuart_fsl_reg32 *base = plat->reg;
239 u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
Peng Fan8f5b6292018-10-19 00:26:23 +0200240 u32 clk;
241 int ret;
242
Ye Liaf325e92019-07-11 03:33:34 +0000243 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan8f5b6292018-10-19 00:26:23 +0200244 ret = get_lpuart_clk_rate(dev, &clk);
245 if (ret)
246 return;
247 } else {
248 clk = get_lpuart_clk();
249 }
Peng Fan7edf5c42017-02-22 16:21:52 +0800250
251 baud_diff = baudrate;
252 osr = 0;
253 sbr = 0;
254
255 for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
256 tmp_sbr = (clk / (baudrate * tmp_osr));
257
258 if (tmp_sbr == 0)
259 tmp_sbr = 1;
260
261 /*calculate difference in actual buad w/ current values */
262 tmp_diff = (clk / (tmp_osr * tmp_sbr));
263 tmp_diff = tmp_diff - baudrate;
264
265 /* select best values between sbr and sbr+1 */
266 if (tmp_diff > (baudrate - (clk / (tmp_osr * (tmp_sbr + 1))))) {
267 tmp_diff = baudrate - (clk / (tmp_osr * (tmp_sbr + 1)));
268 tmp_sbr++;
269 }
270
271 if (tmp_diff <= baud_diff) {
272 baud_diff = tmp_diff;
273 osr = tmp_osr;
274 sbr = tmp_sbr;
275 }
276 }
277
278 /*
279 * TODO: handle buadrate outside acceptable rate
280 * if (baudDiff > ((config->baudRate_Bps / 100) * 3))
281 * {
282 * Unacceptable baud rate difference of more than 3%
283 * return kStatus_LPUART_BaudrateNotSupport;
284 * }
285 */
286 tmp = in_le32(&base->baud);
287
288 if ((osr > 3) && (osr < 8))
289 tmp |= LPUART_BAUD_BOTHEDGE_MASK;
290
291 tmp &= ~LPUART_BAUD_OSR_MASK;
292 tmp |= LPUART_BAUD_OSR(osr-1);
293
294 tmp &= ~LPUART_BAUD_SBR_MASK;
295 tmp |= LPUART_BAUD_SBR(sbr);
296
297 /* explicitly disable 10 bit mode & set 1 stop bit */
298 tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK);
299
300 out_le32(&base->baud, tmp);
301}
302
Peng Fan8f5b6292018-10-19 00:26:23 +0200303static void _lpuart32_serial_setbrg(struct udevice *dev,
Peng Fanc40d6122017-02-22 16:21:51 +0800304 int baudrate)
Bin Mengfdbae092016-01-13 19:39:04 -0800305{
Peng Fan8f5b6292018-10-19 00:26:23 +0200306 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Peng Fanc40d6122017-02-22 16:21:51 +0800307 struct lpuart_fsl_reg32 *base = plat->reg;
Peng Fan8f5b6292018-10-19 00:26:23 +0200308 u32 clk;
Jingchang Lu6209e142014-09-05 13:52:47 +0800309 u32 sbr;
Peng Fan8f5b6292018-10-19 00:26:23 +0200310 int ret;
311
Ye Liaf325e92019-07-11 03:33:34 +0000312 if (CONFIG_IS_ENABLED(CLK)) {
Peng Fan8f5b6292018-10-19 00:26:23 +0200313 ret = get_lpuart_clk_rate(dev, &clk);
314 if (ret)
315 return;
316 } else {
317 clk = get_lpuart_clk();
318 }
Jingchang Lu6209e142014-09-05 13:52:47 +0800319
Bin Meng6ca13b12016-01-13 19:39:03 -0800320 sbr = (clk / (16 * baudrate));
Jingchang Lu6209e142014-09-05 13:52:47 +0800321
Bin Meng47f1bfc2016-01-13 19:39:01 -0800322 /* place adjustment later - n/32 BRFA */
Peng Fanc40d6122017-02-22 16:21:51 +0800323 lpuart_write32(plat->flags, &base->baud, sbr);
Jingchang Lu6209e142014-09-05 13:52:47 +0800324}
325
Peng Fanc40d6122017-02-22 16:21:51 +0800326static int _lpuart32_serial_getc(struct lpuart_serial_platdata *plat)
Jingchang Lu6209e142014-09-05 13:52:47 +0800327{
Peng Fanc40d6122017-02-22 16:21:51 +0800328 struct lpuart_fsl_reg32 *base = plat->reg;
Peng Fan7edf5c42017-02-22 16:21:52 +0800329 u32 stat, val;
Jingchang Lu6209e142014-09-05 13:52:47 +0800330
Peng Fanc40d6122017-02-22 16:21:51 +0800331 lpuart_read32(plat->flags, &base->stat, &stat);
332 while ((stat & STAT_RDRF) == 0) {
333 lpuart_write32(plat->flags, &base->stat, STAT_FLAGS);
334 WATCHDOG_RESET();
335 lpuart_read32(plat->flags, &base->stat, &stat);
336 }
337
Peng Fan7edf5c42017-02-22 16:21:52 +0800338 lpuart_read32(plat->flags, &base->data, &val);
Peng Fanc40d6122017-02-22 16:21:51 +0800339
Sriram Dasha2bbfc52018-01-10 11:57:14 +0530340 lpuart_read32(plat->flags, &base->stat, &stat);
341 if (stat & STAT_OR)
342 lpuart_write32(plat->flags, &base->stat, STAT_OR);
Peng Fan7edf5c42017-02-22 16:21:52 +0800343
344 return val & 0x3ff;
Peng Fanc40d6122017-02-22 16:21:51 +0800345}
346
347static void _lpuart32_serial_putc(struct lpuart_serial_platdata *plat,
348 const char c)
349{
350 struct lpuart_fsl_reg32 *base = plat->reg;
351 u32 stat;
352
Sriram Dasha2bbfc52018-01-10 11:57:14 +0530353 if (c == '\n')
354 serial_putc('\r');
Peng Fan7edf5c42017-02-22 16:21:52 +0800355
Peng Fanc40d6122017-02-22 16:21:51 +0800356 while (true) {
357 lpuart_read32(plat->flags, &base->stat, &stat);
358
359 if ((stat & STAT_TDRE))
360 break;
361
Jingchang Lu6209e142014-09-05 13:52:47 +0800362 WATCHDOG_RESET();
363 }
364
Peng Fanc40d6122017-02-22 16:21:51 +0800365 lpuart_write32(plat->flags, &base->data, c);
Jingchang Lu6209e142014-09-05 13:52:47 +0800366}
367
Bin Meng47f1bfc2016-01-13 19:39:01 -0800368/* Test whether a character is in the RX buffer */
Peng Fanc40d6122017-02-22 16:21:51 +0800369static int _lpuart32_serial_tstc(struct lpuart_serial_platdata *plat)
Jingchang Lu6209e142014-09-05 13:52:47 +0800370{
Peng Fanc40d6122017-02-22 16:21:51 +0800371 struct lpuart_fsl_reg32 *base = plat->reg;
372 u32 water;
373
374 lpuart_read32(plat->flags, &base->water, &water);
375
376 if ((water >> 24) == 0)
Jingchang Lu6209e142014-09-05 13:52:47 +0800377 return 0;
378
379 return 1;
380}
381
382/*
383 * Initialise the serial port with the given baudrate. The settings
384 * are always 8 data bits, no parity, 1 stop bit, no start bits.
385 */
Peng Fan8f5b6292018-10-19 00:26:23 +0200386static int _lpuart32_serial_init(struct udevice *dev)
Jingchang Lu6209e142014-09-05 13:52:47 +0800387{
Peng Fan8f5b6292018-10-19 00:26:23 +0200388 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Peng Fanc40d6122017-02-22 16:21:51 +0800389 struct lpuart_fsl_reg32 *base = (struct lpuart_fsl_reg32 *)plat->reg;
Ye Licdc16f62018-10-18 14:28:32 +0200390 u32 val, tx_fifo_size;
Jingchang Lu6209e142014-09-05 13:52:47 +0800391
Ye Licdc16f62018-10-18 14:28:32 +0200392 lpuart_read32(plat->flags, &base->ctrl, &val);
393 val &= ~CTRL_RE;
394 val &= ~CTRL_TE;
395 lpuart_write32(plat->flags, &base->ctrl, val);
Jingchang Lu6209e142014-09-05 13:52:47 +0800396
Peng Fanc40d6122017-02-22 16:21:51 +0800397 lpuart_write32(plat->flags, &base->modir, 0);
Ye Licdc16f62018-10-18 14:28:32 +0200398
399 lpuart_read32(plat->flags, &base->fifo, &val);
400 tx_fifo_size = (val & FIFO_TXSIZE_MASK) >> FIFO_TXSIZE_OFF;
401 /* Set the TX water to half of FIFO size */
402 if (tx_fifo_size > 1)
403 tx_fifo_size = tx_fifo_size >> 1;
404
405 /* Set RX water to 0, to be triggered by any receive data */
406 lpuart_write32(plat->flags, &base->water,
407 (tx_fifo_size << WATER_TXWATER_OFF));
408
409 /* Enable TX and RX FIFO */
410 val |= (FIFO_TXFE | FIFO_RXFE | FIFO_TXFLUSH | FIFO_RXFLUSH);
411 lpuart_write32(plat->flags, &base->fifo, val);
Jingchang Lu6209e142014-09-05 13:52:47 +0800412
Peng Fanc40d6122017-02-22 16:21:51 +0800413 lpuart_write32(plat->flags, &base->match, 0);
Jingchang Lu6209e142014-09-05 13:52:47 +0800414
Giulio Benettic32449a2020-01-10 15:51:43 +0100415 if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8 ||
416 plat->devtype == DEV_IMXRT) {
Peng Fan8f5b6292018-10-19 00:26:23 +0200417 _lpuart32_serial_setbrg_7ulp(dev, gd->baudrate);
Peng Fan7edf5c42017-02-22 16:21:52 +0800418 } else {
419 /* provide data bits, parity, stop bit, etc */
Peng Fan8f5b6292018-10-19 00:26:23 +0200420 _lpuart32_serial_setbrg(dev, gd->baudrate);
Peng Fan7edf5c42017-02-22 16:21:52 +0800421 }
Jingchang Lu6209e142014-09-05 13:52:47 +0800422
Peng Fanc40d6122017-02-22 16:21:51 +0800423 lpuart_write32(plat->flags, &base->ctrl, CTRL_RE | CTRL_TE);
Jingchang Lu6209e142014-09-05 13:52:47 +0800424
425 return 0;
426}
427
Peng Fanc40d6122017-02-22 16:21:51 +0800428static int lpuart_serial_setbrg(struct udevice *dev, int baudrate)
Bin Mengfdbae092016-01-13 19:39:04 -0800429{
Peng Fan8f5b6292018-10-19 00:26:23 +0200430 struct lpuart_serial_platdata *plat = dev_get_platdata(dev);
Bin Mengfdbae092016-01-13 19:39:04 -0800431
Peng Fan7edf5c42017-02-22 16:21:52 +0800432 if (is_lpuart32(dev)) {
Giulio Benettic32449a2020-01-10 15:51:43 +0100433 if (plat->devtype == DEV_MX7ULP || plat->devtype == DEV_IMX8 ||
434 plat->devtype == DEV_IMXRT)
Peng Fan8f5b6292018-10-19 00:26:23 +0200435 _lpuart32_serial_setbrg_7ulp(dev, baudrate);
Peng Fan7edf5c42017-02-22 16:21:52 +0800436 else
Peng Fan8f5b6292018-10-19 00:26:23 +0200437 _lpuart32_serial_setbrg(dev, baudrate);
Peng Fan7edf5c42017-02-22 16:21:52 +0800438 } else {
Peng Fan8f5b6292018-10-19 00:26:23 +0200439 _lpuart_serial_setbrg(dev, baudrate);
Peng Fan7edf5c42017-02-22 16:21:52 +0800440 }
Bin Mengfdbae092016-01-13 19:39:04 -0800441
442 return 0;
443}
444
Peng Fanc40d6122017-02-22 16:21:51 +0800445static int lpuart_serial_getc(struct udevice *dev)
Bin Mengfdbae092016-01-13 19:39:04 -0800446{
447 struct lpuart_serial_platdata *plat = dev->platdata;
Bin Mengfdbae092016-01-13 19:39:04 -0800448
Peng Fanc40d6122017-02-22 16:21:51 +0800449 if (is_lpuart32(dev))
450 return _lpuart32_serial_getc(plat);
451
452 return _lpuart_serial_getc(plat);
Bin Mengfdbae092016-01-13 19:39:04 -0800453}
454
Peng Fanc40d6122017-02-22 16:21:51 +0800455static int lpuart_serial_putc(struct udevice *dev, const char c)
Bin Mengfdbae092016-01-13 19:39:04 -0800456{
457 struct lpuart_serial_platdata *plat = dev->platdata;
Bin Mengfdbae092016-01-13 19:39:04 -0800458
Peng Fanc40d6122017-02-22 16:21:51 +0800459 if (is_lpuart32(dev))
460 _lpuart32_serial_putc(plat, c);
461 else
462 _lpuart_serial_putc(plat, c);
Bin Mengfdbae092016-01-13 19:39:04 -0800463
464 return 0;
465}
466
Peng Fanc40d6122017-02-22 16:21:51 +0800467static int lpuart_serial_pending(struct udevice *dev, bool input)
Bin Mengfdbae092016-01-13 19:39:04 -0800468{
469 struct lpuart_serial_platdata *plat = dev->platdata;
470 struct lpuart_fsl *reg = plat->reg;
Peng Fanc40d6122017-02-22 16:21:51 +0800471 struct lpuart_fsl_reg32 *reg32 = plat->reg;
472 u32 stat;
473
474 if (is_lpuart32(dev)) {
475 if (input) {
476 return _lpuart32_serial_tstc(plat);
477 } else {
478 lpuart_read32(plat->flags, &reg32->stat, &stat);
479 return stat & STAT_TDRE ? 0 : 1;
480 }
481 }
Bin Mengfdbae092016-01-13 19:39:04 -0800482
483 if (input)
Peng Fanc40d6122017-02-22 16:21:51 +0800484 return _lpuart_serial_tstc(plat);
Bin Mengfdbae092016-01-13 19:39:04 -0800485 else
Peng Fanc40d6122017-02-22 16:21:51 +0800486 return __raw_readb(&reg->us1) & US1_TDRE ? 0 : 1;
Bin Mengfdbae092016-01-13 19:39:04 -0800487}
488
Peng Fanc40d6122017-02-22 16:21:51 +0800489static int lpuart_serial_probe(struct udevice *dev)
Bin Mengfdbae092016-01-13 19:39:04 -0800490{
Giulio Benetti55631db2020-01-10 15:47:05 +0100491#if CONFIG_IS_ENABLED(CLK)
492 struct clk per_clk;
493 int ret;
494
495 ret = clk_get_by_name(dev, "per", &per_clk);
496 if (!ret) {
497 ret = clk_enable(&per_clk);
498 if (ret) {
499 dev_err(dev, "Failed to get per clk: %d\n", ret);
500 return ret;
501 }
502 } else {
Giulio Benetti289dd9f2020-01-31 14:39:47 +0100503 debug("%s: Failed to get per clk: %d\n", __func__, ret);
Giulio Benetti55631db2020-01-10 15:47:05 +0100504 }
505#endif
506
Peng Fanc40d6122017-02-22 16:21:51 +0800507 if (is_lpuart32(dev))
Peng Fan8f5b6292018-10-19 00:26:23 +0200508 return _lpuart32_serial_init(dev);
Peng Fanc40d6122017-02-22 16:21:51 +0800509 else
Peng Fan8f5b6292018-10-19 00:26:23 +0200510 return _lpuart_serial_init(dev);
Bin Mengfdbae092016-01-13 19:39:04 -0800511}
Alison Wang427eba72013-05-27 22:55:45 +0000512
Bin Mengfdbae092016-01-13 19:39:04 -0800513static int lpuart_serial_ofdata_to_platdata(struct udevice *dev)
514{
515 struct lpuart_serial_platdata *plat = dev->platdata;
Peng Fan7edf5c42017-02-22 16:21:52 +0800516 const void *blob = gd->fdt_blob;
Simon Glassda409cc2017-05-17 17:18:09 -0600517 int node = dev_of_offset(dev);
Bin Mengfdbae092016-01-13 19:39:04 -0800518 fdt_addr_t addr;
519
Simon Glassa821c4a2017-05-17 17:18:05 -0600520 addr = devfdt_get_addr(dev);
Bin Mengfdbae092016-01-13 19:39:04 -0800521 if (addr == FDT_ADDR_T_NONE)
522 return -EINVAL;
523
Peng Fanc40d6122017-02-22 16:21:51 +0800524 plat->reg = (void *)addr;
525 plat->flags = dev_get_driver_data(dev);
Bin Mengfdbae092016-01-13 19:39:04 -0800526
Vabhav Sharma1edc5682019-01-31 12:08:10 +0000527 if (fdtdec_get_bool(blob, node, "little-endian"))
528 plat->flags &= ~LPUART_FLAG_REGMAP_ENDIAN_BIG;
529
Peng Fan7edf5c42017-02-22 16:21:52 +0800530 if (!fdt_node_check_compatible(blob, node, "fsl,ls1021a-lpuart"))
531 plat->devtype = DEV_LS1021A;
532 else if (!fdt_node_check_compatible(blob, node, "fsl,imx7ulp-lpuart"))
533 plat->devtype = DEV_MX7ULP;
534 else if (!fdt_node_check_compatible(blob, node, "fsl,vf610-lpuart"))
535 plat->devtype = DEV_VF610;
Peng Fan126f8842018-10-18 14:28:31 +0200536 else if (!fdt_node_check_compatible(blob, node, "fsl,imx8qm-lpuart"))
537 plat->devtype = DEV_IMX8;
Giulio Benettic32449a2020-01-10 15:51:43 +0100538 else if (!fdt_node_check_compatible(blob, node, "fsl,imxrt-lpuart"))
539 plat->devtype = DEV_IMXRT;
Peng Fan7edf5c42017-02-22 16:21:52 +0800540
Bin Mengfdbae092016-01-13 19:39:04 -0800541 return 0;
542}
543
Bin Mengfdbae092016-01-13 19:39:04 -0800544static const struct dm_serial_ops lpuart_serial_ops = {
545 .putc = lpuart_serial_putc,
546 .pending = lpuart_serial_pending,
547 .getc = lpuart_serial_getc,
548 .setbrg = lpuart_serial_setbrg,
549};
550
551static const struct udevice_id lpuart_serial_ids[] = {
Peng Fanc40d6122017-02-22 16:21:51 +0800552 { .compatible = "fsl,ls1021a-lpuart", .data =
553 LPUART_FLAG_REGMAP_32BIT_REG | LPUART_FLAG_REGMAP_ENDIAN_BIG },
Peng Fan7edf5c42017-02-22 16:21:52 +0800554 { .compatible = "fsl,imx7ulp-lpuart",
555 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Peng Fanc40d6122017-02-22 16:21:51 +0800556 { .compatible = "fsl,vf610-lpuart"},
Peng Fan126f8842018-10-18 14:28:31 +0200557 { .compatible = "fsl,imx8qm-lpuart",
558 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Giulio Benettic32449a2020-01-10 15:51:43 +0100559 { .compatible = "fsl,imxrt-lpuart",
560 .data = LPUART_FLAG_REGMAP_32BIT_REG },
Bin Mengfdbae092016-01-13 19:39:04 -0800561 { }
562};
563
564U_BOOT_DRIVER(serial_lpuart) = {
565 .name = "serial_lpuart",
566 .id = UCLASS_SERIAL,
567 .of_match = lpuart_serial_ids,
568 .ofdata_to_platdata = lpuart_serial_ofdata_to_platdata,
569 .platdata_auto_alloc_size = sizeof(struct lpuart_serial_platdata),
570 .probe = lpuart_serial_probe,
571 .ops = &lpuart_serial_ops,
Bin Mengfdbae092016-01-13 19:39:04 -0800572};