blob: cdbfd67e9212b2c58220b8742f9665ec84a968f3 [file] [log] [blame]
Heiko Schocherac9db062008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
35
36#define CONFIG_CPM2 1 /* Has a CPM2 */
37
Heiko Schochere492c902008-03-07 08:13:41 +010038/* Do boardspecific init */
39#define CONFIG_BOARD_EARLY_INIT_R 1
40
Heiko Schocherac9db062008-01-11 01:12:08 +010041/*
42 * Select serial console configuration
43 *
44 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
45 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
46 * for SCC).
47 */
48#define CONFIG_CONS_ON_SMC /* Console is on SMC */
49#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
50#undef CONFIG_CONS_NONE /* It's not on external UART */
51#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
52
53/*
54 * Select ethernet configuration
55 *
56 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
57 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
58 * SCC, 1-3 for FCC)
59 *
60 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
61 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
62 * must be unset.
63 */
64#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
65#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
66#undef CONFIG_ETHER_NONE /* No external Ethernet */
67
68#define CONFIG_ETHER_INDEX 4
69#define CFG_SCC_TOUT_LOOP 10000000
70
71# define CFG_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
72
73#ifndef CONFIG_8260_CLKIN
74#define CONFIG_8260_CLKIN 66000000 /* in Hz */
75#endif
76
77#define CONFIG_BAUDRATE 115200
78
79/*
80 * Command line configuration.
81 */
82#include <config_cmd_default.h>
83
Heiko Schochere5e4edd2008-10-15 09:38:07 +020084#define CONFIG_CMD_DTT
Heiko Schocherac9db062008-01-11 01:12:08 +010085#define CONFIG_CMD_ECHO
Heiko Schocherf2202452008-10-15 09:36:33 +020086#define CONFIG_CMD_EEPROM
Heiko Schocher9661bf92008-10-15 09:36:03 +020087#define CONFIG_CMD_I2C
Heiko Schocherac9db062008-01-11 01:12:08 +010088#define CONFIG_CMD_IMMAP
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_PING
91
92/*
93 * Default environment settings
94 */
Detlev Zundelc61e0332008-04-03 14:18:48 +020095#define CONFIG_EXTRA_ENV_SETTINGS \
96 "netdev=eth0\0" \
97 "u-boot_addr=100000\0" \
98 "kernel_addr=200000\0" \
99 "fdt_addr=400000\0" \
100 "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
101 "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
102 "bootfile=/tftpboot/mgcoge/uImage\0" \
103 "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
104 "load=tftp ${u-boot_addr} ${u-boot}\0" \
105 "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
106 "cp.b ${u-boot_addr} fe000000 ${filesize};" \
107 "prot on fe000000 fe03ffff\0" \
108 "ramargs=setenv bootargs root=/dev/ram rw\0" \
109 "nfsargs=setenv bootargs root=/dev/nfs rw " \
110 "nfsroot=${serverip}:${rootpath}\0" \
Detlev Zundelf3085722008-04-03 14:18:47 +0200111 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
Detlev Zundelc61e0332008-04-03 14:18:48 +0200112 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
113 "addip=setenv bootargs ${bootargs} " \
114 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
115 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
116 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
117 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
118 "bootm ${kernel_addr} - ${fdt_addr}\0" \
119 "net_self=tftp ${kernel_addr} ${bootfile}; " \
120 "tftp ${fdt_addr} ${fdt_file}; " \
121 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
122 "run ramargs addip; " \
123 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Heiko Schocherac9db062008-01-11 01:12:08 +0100124 ""
125#define CONFIG_BOOTCOMMAND "run net_nfs"
126#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
127
128#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
129
130/*
131 * Miscellaneous configurable options
132 */
133#define CFG_HUSH_PARSER
134#define CFG_PROMPT_HUSH_PS2 "> "
135#define CFG_LONGHELP /* undef to save memory */
136#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Heiko Schocher8f64da72008-10-15 09:41:00 +0200137#define CONFIG_HUSH_INIT_VAR 1
Heiko Schocherac9db062008-01-11 01:12:08 +0100138#if defined(CONFIG_CMD_KGDB)
139#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
140#else
141#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
142#endif
143#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
144#define CFG_MAXARGS 16 /* max number of command args */
145#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
146
147#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
148#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
149
150#define CFG_LOAD_ADDR 0x100000 /* default load address */
151
152#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
153
154#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
155
156#define CFG_SDRAM_BASE 0x00000000
157#define CFG_FLASH_BASE 0xFE000000
158#define CFG_FLASH_SIZE 32
159#define CFG_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200160#define CONFIG_FLASH_CFI_DRIVER
Heiko Schochere492c902008-03-07 08:13:41 +0100161#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks */
162#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
163
164#define CFG_FLASH_BASE_1 0x50000000
165#define CFG_FLASH_SIZE_1 64
166
167#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE_1 }
Heiko Schocherac9db062008-01-11 01:12:08 +0100168
169#define CFG_MONITOR_BASE TEXT_BASE
170#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
171#define CFG_RAMBOOT
172#endif
173
174#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
175
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200176#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocherac9db062008-01-11 01:12:08 +0100177
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200178#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200179#define CONFIG_ENV_SECT_SIZE 0x20000
180#define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200181#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocherac9db062008-01-11 01:12:08 +0100182
Heiko Schocher9661bf92008-10-15 09:36:03 +0200183/* enable I2C and select the hardware/software driver */
184#undef CONFIG_HARD_I2C /* I2C with hardware support */
185#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
186#define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
187#define CFG_I2C_SLAVE 0x7F
188
189/*
190 * Software (bit-bang) I2C driver configuration
191 */
192
193#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
194#define I2C_ACTIVE (iop->pdir |= 0x00010000)
195#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
196#define I2C_READ ((iop->pdat & 0x00010000) != 0)
197#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
198 else iop->pdat &= ~0x00010000
199#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
200 else iop->pdat &= ~0x00020000
201#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
202
203#define CONFIG_I2C_MULTI_BUS 1
204#define CONFIG_I2C_CMD_TREE 1
205#define CFG_MAX_I2C_BUS 2
Heiko Schocherc2485362008-10-15 09:39:08 +0200206#define CFG_I2C_INIT_BOARD 1
Heiko Schocher67b23a32008-10-15 09:39:47 +0200207#define CONFIG_I2C_MUX 1
Heiko Schocher9661bf92008-10-15 09:36:03 +0200208
Heiko Schocherf2202452008-10-15 09:36:33 +0200209/* EEprom support */
210#define CFG_I2C_EEPROM_ADDR_LEN 1
211#define CFG_I2C_MULTI_EEPROMS 1
212#define CFG_EEPROM_PAGE_WRITE_ENABLE
213#define CFG_EEPROM_PAGE_WRITE_BITS 3
214#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
215
Heiko Schocher8f64da72008-10-15 09:41:00 +0200216/* Support the IVM EEprom */
217#define CFG_IVM_EEPROM_ADR 0x50
218#define CFG_IVM_EEPROM_MAX_LEN 0x400
219#define CFG_IVM_EEPROM_PAGE_LEN 0x100
220
Heiko Schochere5e4edd2008-10-15 09:38:07 +0200221/* I2C SYSMON (LM75, AD7414 is almost compatible) */
222#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
223#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
224#define CFG_DTT_MAX_TEMP 70
225#define CFG_DTT_LOW_TEMP -30
226#define CFG_DTT_HYSTERESIS 3
227#define CFG_DTT_BUS_NUM (CFG_MAX_I2C_BUS)
228
Heiko Schocherac9db062008-01-11 01:12:08 +0100229#define CFG_IMMR 0xF0000000
230
231#define CFG_INIT_RAM_ADDR CFG_IMMR
232#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
233#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
234#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
235#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
236
237/* Hard reset configuration word */
238#define CFG_HRCW_MASTER 0x0604b211
239
240/* No slaves */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200241#define CFG_HRCW_SLAVE1 0
242#define CFG_HRCW_SLAVE2 0
243#define CFG_HRCW_SLAVE3 0
244#define CFG_HRCW_SLAVE4 0
245#define CFG_HRCW_SLAVE5 0
246#define CFG_HRCW_SLAVE6 0
247#define CFG_HRCW_SLAVE7 0
Heiko Schocherac9db062008-01-11 01:12:08 +0100248
249#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
250#define BOOTFLAG_WARM 0x02 /* Software reboot */
251
252#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
253#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
254
255#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
256#if defined(CONFIG_CMD_KGDB)
257# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
258#endif
259
260#define CFG_HID0_INIT 0
261#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
262
263#define CFG_HID2 0
264
265#define CFG_SIUMCR 0x4020c200
266#define CFG_SYPCR 0xFFFFFFC3
267#define CFG_BCR 0x10000000
268#define CFG_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
269
270/*-----------------------------------------------------------------------
271 * RMR - Reset Mode Register 5-5
272 *-----------------------------------------------------------------------
273 * turn on Checkstop Reset Enable
274 */
275#define CFG_RMR 0
276
277/*-----------------------------------------------------------------------
278 * TMCNTSC - Time Counter Status and Control 4-40
279 *-----------------------------------------------------------------------
280 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
281 * and enable Time Counter
282 */
283#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
284
285/*-----------------------------------------------------------------------
286 * PISCR - Periodic Interrupt Status and Control 4-42
287 *-----------------------------------------------------------------------
288 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
289 * Periodic timer
290 */
291#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
292
293/*-----------------------------------------------------------------------
294 * RCCR - RISC Controller Configuration 13-7
295 *-----------------------------------------------------------------------
296 */
297#define CFG_RCCR 0
298
299/*
300 * Init Memory Controller:
301 *
302 * Bank Bus Machine PortSz Device
303 * ---- --- ------- ------ ------
304 * 0 60x GPCM 8 bit FLASH
305 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochere492c902008-03-07 08:13:41 +0100306 * 3 60x GPCM 8 bit GPIO/PIGGY
307 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocherac9db062008-01-11 01:12:08 +0100308 *
309 */
310/* Bank 0 - FLASH
311 */
312#define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BRx_BA_MSK) |\
313 BRx_PS_8 |\
314 BRx_MS_GPCM_P |\
315 BRx_V)
316
317#define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE) |\
318 ORxG_CSNT |\
319 ORxG_ACS_DIV2 |\
320 ORxG_SCY_5_CLK |\
321 ORxG_TRLX )
322
323
324/* Bank 1 - 60x bus SDRAM
325 */
326#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
327#define CFG_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
328
329#define CFG_MPTPR 0x1800
330
331/*-----------------------------------------------------------------------------
332 * Address for Mode Register Set (MRS) command
333 *-----------------------------------------------------------------------------
334 */
335#define CFG_MRS_OFFS 0x00000110
336#define CFG_PSRT 0x0e
337
338#define CFG_BR1_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
339 BRx_PS_64 |\
340 BRx_MS_SDRAM_P |\
341 BRx_V)
342
343#define CFG_OR1_PRELIM CFG_OR1
344
345/* SDRAM initialization values
346*/
347
348#define CFG_OR1 ((~(CFG_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
349 ORxS_BPD_8 |\
350 ORxS_ROWST_PBI0_A7 |\
351 ORxS_NUMR_13)
352
353#define CFG_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
354 PSDMR_BSMA_A14_A16 |\
355 PSDMR_SDA10_PBI0_A9 |\
356 PSDMR_RFRC_5_CLK |\
357 PSDMR_PRETOACT_2W |\
358 PSDMR_ACTTORW_2W |\
359 PSDMR_LDOTOPRE_1C |\
360 PSDMR_WRC_1C |\
361 PSDMR_CL_2)
362
Heiko Schochere492c902008-03-07 08:13:41 +0100363/* GPIO/PIGGY on CS3 initialization values
364*/
365#define CFG_PIGGY_BASE 0x30000000
366#define CFG_PIGGY_SIZE 128
367
368#define CFG_BR3_PRELIM ((CFG_PIGGY_BASE & BRx_BA_MSK) |\
369 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
370
371#define CFG_OR3_PRELIM (MEG_TO_AM(CFG_PIGGY_SIZE) |\
372 ORxG_CSNT | ORxG_ACS_DIV2 |\
373 ORxG_SCY_3_CLK | ORxG_TRLX )
374
375/* CFG-Flash on CS5 initialization values
376*/
377#define CFG_BR5_PRELIM ((CFG_FLASH_BASE_1 & BRx_BA_MSK) |\
378 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
379
380#define CFG_OR5_PRELIM (MEG_TO_AM(CFG_FLASH_SIZE_1) |\
381 ORxG_CSNT | ORxG_ACS_DIV2 |\
382 ORxG_SCY_5_CLK | ORxG_TRLX )
383
Heiko Schocherac9db062008-01-11 01:12:08 +0100384#define CFG_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
385
386/* pass open firmware flat tree */
387#define CONFIG_OF_LIBFDT 1
388#define CONFIG_OF_BOARD_SETUP 1
389
390#define OF_CPU "PowerPC,8247@0"
391#define OF_SOC "soc@f0000000"
392#define OF_TBCLK (bd->bi_busfreq / 4)
393#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
394
395#endif /* __CONFIG_H */