blob: 6f96b9cae510160f38c7c0d052103c779e0640bf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xie126fe702016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie126fe702016-09-07 17:56:14 +08004 */
5
6#ifndef __LS1046AQDS_H__
7#define __LS1046AQDS_H__
8
9#include "ls1046a_common.h"
10
Shaohui Xie126fe702016-09-07 17:56:14 +080011#ifndef __ASSEMBLY__
12unsigned long get_board_sys_clk(void);
Shaohui Xie126fe702016-09-07 17:56:14 +080013#endif
14
15#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
Shaohui Xie126fe702016-09-07 17:56:14 +080016
Shaohui Xie126fe702016-09-07 17:56:14 +080017#define CONFIG_LAYERSCAPE_NS_ACCESS
18
19#define CONFIG_DIMM_SLOTS_PER_CTLR 1
20/* Physical Memory Map */
21#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Shaohui Xie126fe702016-09-07 17:56:14 +080022
Shaohui Xie126fe702016-09-07 17:56:14 +080023#define SPD_EEPROM_ADDRESS 0x51
24#define CONFIG_SYS_SPD_BUS_NUM 0
25
Shaohui Xie126fe702016-09-07 17:56:14 +080026#ifdef CONFIG_DDR_ECC
Shaohui Xie126fe702016-09-07 17:56:14 +080027#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
28#endif
29
Shaohui Xie126fe702016-09-07 17:56:14 +080030/* DSPI */
31#ifdef CONFIG_FSL_DSPI
32#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
33#define CONFIG_SPI_FLASH_SST /* cs1 */
34#define CONFIG_SPI_FLASH_EON /* cs2 */
Shaohui Xie126fe702016-09-07 17:56:14 +080035#endif
36
Shaohui Xie126fe702016-09-07 17:56:14 +080037#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xie126fe702016-09-07 17:56:14 +080038#define RGMII_PHY1_ADDR 0x1
39#define RGMII_PHY2_ADDR 0x2
40#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
41#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
42#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
43#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
44/* PHY address on QSGMII riser card on slot 2 */
45#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
46#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
47#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
48#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
49#endif
50
Shaohui Xie126fe702016-09-07 17:56:14 +080051/* IFC */
52#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
53#define CONFIG_FSL_IFC
54/*
55 * CONFIG_SYS_FLASH_BASE has the final address (core view)
56 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
57 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
58 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
59 */
60#define CONFIG_SYS_FLASH_BASE 0x60000000
61#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
62#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
63
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090064#ifdef CONFIG_MTD_NOR_FLASH
Shaohui Xie126fe702016-09-07 17:56:14 +080065#define CONFIG_SYS_FLASH_QUIET_TEST
66#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
67#endif
68#endif
69
Shaohui Xiefdc2b542016-10-28 14:24:02 +080070/* LPUART */
71#ifdef CONFIG_LPUART
72#define CONFIG_LPUART_32B_REG
73#define CFG_UART_MUX_MASK 0x6
74#define CFG_UART_MUX_SHIFT 1
75#define CFG_LPUART_EN 0x2
76#endif
77
Shaohui Xie126fe702016-09-07 17:56:14 +080078/* EEPROM */
Shaohui Xie126fe702016-09-07 17:56:14 +080079#define CONFIG_SYS_I2C_EEPROM_NXID
80#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shaohui Xie126fe702016-09-07 17:56:14 +080081
Shaohui Xie126fe702016-09-07 17:56:14 +080082/*
83 * IFC Definitions
84 */
85#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
86#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
87#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
88 CSPR_PORT_SIZE_16 | \
89 CSPR_MSEL_NOR | \
90 CSPR_V)
91#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
92#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
93 + 0x8000000) | \
94 CSPR_PORT_SIZE_16 | \
95 CSPR_MSEL_NOR | \
96 CSPR_V)
97#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
98
99#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
100 CSOR_NOR_TRHZ_80)
101#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
102 FTIM0_NOR_TEADC(0x5) | \
York Sun1b7910a2017-12-11 08:39:05 -0800103 FTIM0_NOR_TAVDS(0x6) | \
Shaohui Xie126fe702016-09-07 17:56:14 +0800104 FTIM0_NOR_TEAHC(0x5))
105#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
106 FTIM1_NOR_TRAD_NOR(0x1a) | \
107 FTIM1_NOR_TSEQRAD_NOR(0x13))
York Sun1b7910a2017-12-11 08:39:05 -0800108#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
109 FTIM2_NOR_TCH(0x8) | \
Shaohui Xie126fe702016-09-07 17:56:14 +0800110 FTIM2_NOR_TWPH(0xe) | \
111 FTIM2_NOR_TWP(0x1c))
112#define CONFIG_SYS_NOR_FTIM3 0
113
114#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
115#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
116#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
118
119#define CONFIG_SYS_FLASH_EMPTY_INFO
120#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
121 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
122
123#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
124#define CONFIG_SYS_WRITE_SWAPPED_DATA
125
126/*
127 * NAND Flash Definitions
128 */
129#define CONFIG_NAND_FSL_IFC
130
131#define CONFIG_SYS_NAND_BASE 0x7e800000
132#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
133
134#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
135
136#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
137 | CSPR_PORT_SIZE_8 \
138 | CSPR_MSEL_NAND \
139 | CSPR_V)
140#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
141#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
142 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
143 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
144 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
145 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
146 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
147 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
148
149#define CONFIG_SYS_NAND_ONFI_DETECTION
150
151#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
152 FTIM0_NAND_TWP(0x18) | \
153 FTIM0_NAND_TWCHT(0x7) | \
154 FTIM0_NAND_TWH(0xa))
155#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
156 FTIM1_NAND_TWBE(0x39) | \
157 FTIM1_NAND_TRR(0xe) | \
158 FTIM1_NAND_TRP(0x18))
159#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
160 FTIM2_NAND_TREH(0xa) | \
161 FTIM2_NAND_TWHRE(0x1e))
162#define CONFIG_SYS_NAND_FTIM3 0x0
163
164#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
165#define CONFIG_SYS_MAX_NAND_DEVICE 1
166#define CONFIG_MTD_NAND_VERIFY_WRITE
Shaohui Xie126fe702016-09-07 17:56:14 +0800167
168#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
169#endif
170
171#ifdef CONFIG_NAND_BOOT
172#define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */
173#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
174#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
175#endif
176
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000177#if defined(CONFIG_TFABOOT) || \
178 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie126fe702016-09-07 17:56:14 +0800179#define CONFIG_QIXIS_I2C_ACCESS
Shaohui Xie126fe702016-09-07 17:56:14 +0800180#endif
181
182/*
183 * QIXIS Definitions
184 */
185#define CONFIG_FSL_QIXIS
186
187#ifdef CONFIG_FSL_QIXIS
188#define QIXIS_BASE 0x7fb00000
189#define QIXIS_BASE_PHYS QIXIS_BASE
190#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
191#define QIXIS_LBMAP_SWITCH 6
192#define QIXIS_LBMAP_MASK 0x0f
193#define QIXIS_LBMAP_SHIFT 0
194#define QIXIS_LBMAP_DFLTBANK 0x00
195#define QIXIS_LBMAP_ALTBANK 0x04
196#define QIXIS_LBMAP_NAND 0x09
197#define QIXIS_LBMAP_SD 0x00
198#define QIXIS_LBMAP_SD_QSPI 0xff
199#define QIXIS_LBMAP_QSPI 0xff
200#define QIXIS_RCW_SRC_NAND 0x110
201#define QIXIS_RCW_SRC_SD 0x040
202#define QIXIS_RCW_SRC_QSPI 0x045
203#define QIXIS_RST_CTL_RESET 0x41
204#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
205#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
206#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
207
208#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
209#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
210 CSPR_PORT_SIZE_8 | \
211 CSPR_MSEL_GPCM | \
212 CSPR_V)
213#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
214#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
215 CSOR_NOR_NOR_MODE_AVD_NOR | \
216 CSOR_NOR_TRHZ_80)
217
218/*
219 * QIXIS Timing parameters for IFC GPCM
220 */
221#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
222 FTIM0_GPCM_TEADC(0x20) | \
223 FTIM0_GPCM_TEAHC(0x10))
224#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
225 FTIM1_GPCM_TRAD(0x1f))
226#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
227 FTIM2_GPCM_TCH(0x8) | \
228 FTIM2_GPCM_TWP(0xf0))
229#define CONFIG_SYS_FPGA_FTIM3 0x0
230#endif
231
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000232#ifdef CONFIG_TFABOOT
233#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
234#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
235#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
236#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
237#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
238#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
239#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
240#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
241#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
242#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
243#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
244#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
245#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
246#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
247#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
248#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
249#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
250#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
251#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
252#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
253#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
254#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
255#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
256#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
257#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
258#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
259#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
260#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
261#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
262#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
263#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
264#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
265#else
Shaohui Xie126fe702016-09-07 17:56:14 +0800266#ifdef CONFIG_NAND_BOOT
267#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
268#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
269#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
270#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
271#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
272#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
273#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
274#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
275#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
276#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
277#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
278#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
279#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
280#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
281#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
282#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
283#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
284#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
285#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
286#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
287#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
288#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
289#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
290#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
291#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
292#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
293#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
294#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
295#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
296#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
297#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
298#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
299#else
300#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
301#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
302#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
303#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
304#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
305#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
306#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
307#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
308#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
309#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
310#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
311#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
312#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
313#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
314#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
315#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
316#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
317#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
318#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
319#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
320#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
321#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
322#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
323#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
324#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
325#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
326#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
327#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
328#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
329#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
330#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
331#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
332#endif
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000333#endif
Shaohui Xie126fe702016-09-07 17:56:14 +0800334
335/*
336 * I2C bus multiplexer
337 */
338#define I2C_MUX_PCA_ADDR_PRI 0x77
339#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
340#define I2C_RETIMER_ADDR 0x18
341#define I2C_MUX_CH_DEFAULT 0x8
342#define I2C_MUX_CH_CH7301 0xC
343#define I2C_MUX_CH5 0xD
344#define I2C_MUX_CH6 0xE
345#define I2C_MUX_CH7 0xF
346
347#define I2C_MUX_CH_VOL_MONITOR 0xa
348
349/* Voltage monitor on channel 2*/
350#define I2C_VOL_MONITOR_ADDR 0x40
351#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
352#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
353#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
354
355#define CONFIG_VID_FLS_ENV "ls1046aqds_vdd_mv"
356#ifndef CONFIG_SPL_BUILD
357#define CONFIG_VID
358#endif
359#define CONFIG_VOL_MONITOR_IR36021_SET
360#define CONFIG_VOL_MONITOR_INA220
361/* The lowest and highest voltage allowed for LS1046AQDS */
362#define VDD_MV_MIN 819
363#define VDD_MV_MAX 1212
364
365/*
366 * Miscellaneous configurable options
367 */
Shaohui Xie126fe702016-09-07 17:56:14 +0800368
Shaohui Xie126fe702016-09-07 17:56:14 +0800369#define CONFIG_SYS_HZ 1000
370
Shaohui Xie126fe702016-09-07 17:56:14 +0800371#define CONFIG_SYS_INIT_SP_OFFSET \
372 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
373
374#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
375
376/*
377 * Environment
378 */
Shaohui Xie126fe702016-09-07 17:56:14 +0800379
380#define CONFIG_CMDLINE_TAG
381
Qianyu Gong8de227e2017-06-15 11:10:09 +0800382#undef CONFIG_BOOTCOMMAND
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000383#ifdef CONFIG_TFABOOT
Biwen Lid71f65e2020-04-20 18:29:06 +0800384#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
385 "env exists secureboot && esbc_halt;;"
386#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd" \
387 "env exists secureboot && esbc_halt;;"
388#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
389 "env exists secureboot && esbc_halt;;"
390#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
391 "env exists secureboot && esbc_halt;;"
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000392#else
Biwen Lid71f65e2020-04-20 18:29:06 +0800393#if defined(CONFIG_QSPI_BOOT)
394#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
395 "env exists secureboot && esbc_halt;;"
396#elif defined(CONFIG_NAND_BOOT)
397#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
398 "env exists secureboot && esbc_halt;;"
399#elif defined(CONFIG_SD_BOOT)
400#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
401 "env exists secureboot && esbc_halt;;"
Shaohui Xie126fe702016-09-07 17:56:14 +0800402#else
Biwen Lid71f65e2020-04-20 18:29:06 +0800403#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
404 "env exists secureboot && esbc_halt;;"
Shaohui Xie126fe702016-09-07 17:56:14 +0800405#endif
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000406#endif
Shaohui Xie126fe702016-09-07 17:56:14 +0800407
Shaohui Xie126fe702016-09-07 17:56:14 +0800408#include <asm/fsl_secure_boot.h>
409
410#endif /* __LS1046AQDS_H__ */