blob: 3e829ea8659a147d73301b5ede4e80373abbd995 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumare84a3242017-08-31 16:12:54 +05302/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2017, 2020-2021 NXP
Ashish Kumare84a3242017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Garg143af3c2018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumare84a3242017-08-31 16:12:54 +053013#define SYS_NO_FLASH
Ashish Kumare84a3242017-08-31 16:12:54 +053014#endif
15
Ashish Kumare84a3242017-08-31 16:12:54 +053016#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
Ashish Kumare84a3242017-08-31 16:12:54 +053017
Ashish Kumare84a3242017-08-31 16:12:54 +053018#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Ashish Kumare84a3242017-08-31 16:12:54 +053019#define SPD_EEPROM_ADDRESS 0x51
Ashish Kumare84a3242017-08-31 16:12:54 +053020
21
22#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
23#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
24#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
25#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
26
27#define CONFIG_SYS_NOR0_CSPR \
28 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
29 CSPR_PORT_SIZE_16 | \
30 CSPR_MSEL_NOR | \
31 CSPR_V)
32#define CONFIG_SYS_NOR0_CSPR_EARLY \
33 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
34 CSPR_PORT_SIZE_16 | \
35 CSPR_MSEL_NOR | \
36 CSPR_V)
37#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
38#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
39 FTIM0_NOR_TEADC(0x1) | \
40 FTIM0_NOR_TEAHC(0x1))
41#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
42 FTIM1_NOR_TRAD_NOR(0x1))
43#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
44 FTIM2_NOR_TCH(0x0) | \
45 FTIM2_NOR_TWP(0x1))
46#define CONFIG_SYS_NOR_FTIM3 0x04000000
47#define CONFIG_SYS_IFC_CCR 0x01000000
48
49#ifndef SYS_NO_FLASH
Ashish Kumare84a3242017-08-31 16:12:54 +053050#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
51
Ashish Kumare84a3242017-08-31 16:12:54 +053052#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
53#endif
54#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +053055
Ashish Kumare84a3242017-08-31 16:12:54 +053056#define CONFIG_SYS_NAND_MAX_ECCPOS 256
57#define CONFIG_SYS_NAND_MAX_OOBFREE 2
58
59#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
60#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
61 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
62 | CSPR_MSEL_NAND /* MSEL = NAND */ \
63 | CSPR_V)
64#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
65
66#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
67 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
68 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
69 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
70 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
71 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
72 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
73
Ashish Kumare84a3242017-08-31 16:12:54 +053074/* ONFI NAND Flash mode0 Timing Params */
75#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
76 FTIM0_NAND_TWP(0x18) | \
77 FTIM0_NAND_TWCHT(0x07) | \
78 FTIM0_NAND_TWH(0x0a))
79#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
80 FTIM1_NAND_TWBE(0x39) | \
81 FTIM1_NAND_TRR(0x0e) | \
82 FTIM1_NAND_TRP(0x18))
83#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
84 FTIM2_NAND_TREH(0x0a) | \
85 FTIM2_NAND_TWHRE(0x1e))
86#define CONFIG_SYS_NAND_FTIM3 0x0
87
88#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
89#define CONFIG_SYS_MAX_NAND_DEVICE 1
90#define CONFIG_MTD_NAND_VERIFY_WRITE
91
Ashish Kumare84a3242017-08-31 16:12:54 +053092#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagatef0789b2018-01-17 16:13:09 +053093#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumare84a3242017-08-31 16:12:54 +053094#define QIXIS_LBMAP_SWITCH 2
95#define QIXIS_QMAP_MASK 0xe0
96#define QIXIS_QMAP_SHIFT 5
97#define QIXIS_LBMAP_MASK 0x1f
98#define QIXIS_LBMAP_SHIFT 5
99#define QIXIS_LBMAP_DFLTBANK 0x00
100#define QIXIS_LBMAP_ALTBANK 0x20
101#define QIXIS_LBMAP_SD 0x00
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530102#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumare84a3242017-08-31 16:12:54 +0530103#define QIXIS_LBMAP_SD_QSPI 0x00
104#define QIXIS_LBMAP_QSPI 0x00
105#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530106#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumare84a3242017-08-31 16:12:54 +0530107#define QIXIS_RCW_SRC_QSPI 0x62
108#define QIXIS_RST_CTL_RESET 0x31
109#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
110#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
111#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
112#define QIXIS_RST_FORCE_MEM 0x01
113
114#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
115#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
116 | CSPR_PORT_SIZE_8 \
117 | CSPR_MSEL_GPCM \
118 | CSPR_V)
119#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
120 | CSPR_PORT_SIZE_8 \
121 | CSPR_MSEL_GPCM \
122 | CSPR_V)
123
124#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
125#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
126/* QIXIS Timing parameters*/
127#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
128 FTIM0_GPCM_TEADC(0x0e) | \
129 FTIM0_GPCM_TEAHC(0x0e))
130#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
131 FTIM1_GPCM_TRAD(0x3f))
132#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
133 FTIM2_GPCM_TCH(0xf) | \
134 FTIM2_GPCM_TWP(0x3E))
135#define SYS_FPGA_CS_FTIM3 0x0
136
Pankit Garg143af3c2018-12-27 04:37:55 +0000137#if defined(CONFIG_TFABOOT) || \
138 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumare84a3242017-08-31 16:12:54 +0530139#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
140#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
141#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
142#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
143#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
144#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
145#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
146#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
147#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
148#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
149#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
150#define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
151#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
152#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
153#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
154#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
155#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
156#else
157#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
158#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
159#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
160#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
161#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
162#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
163#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
164#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
165#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
166#endif
167
Ashish Kumare84a3242017-08-31 16:12:54 +0530168#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
169
Stephen Carlsonb5ee48c2021-02-08 11:11:29 +0100170#define I2C_MUX_CH_VOL_MONITOR 0xA
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530171/* Voltage monitor on channel 2*/
172#define I2C_VOL_MONITOR_ADDR 0x63
173#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
174#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
175#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530176#define I2C_SVDD_MONITOR_ADDR 0x4F
177
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530178/* The lowest and highest voltage allowed for LS1088ARDB */
179#define VDD_MV_MIN 819
180#define VDD_MV_MAX 1212
181
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530182#define PWM_CHANNEL0 0x0
183
Ashish Kumare84a3242017-08-31 16:12:54 +0530184/*
185 * I2C bus multiplexer
186 */
187#define I2C_MUX_PCA_ADDR_PRI 0x77
188#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
189#define I2C_RETIMER_ADDR 0x18
190#define I2C_MUX_CH_DEFAULT 0x8
191#define I2C_MUX_CH5 0xD
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530192
193#ifndef SPL_NO_RTC
Ashish Kumare84a3242017-08-31 16:12:54 +0530194/*
195* RTC configuration
196*/
197#define RTC
Ashish Kumare84a3242017-08-31 16:12:54 +0530198#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530199#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530200
201/* EEPROM */
Ashish Kumare84a3242017-08-31 16:12:54 +0530202#define CONFIG_SYS_I2C_EEPROM_NXID
203#define CONFIG_SYS_EEPROM_BUS_NUM 0
Ashish Kumare84a3242017-08-31 16:12:54 +0530204
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530205#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530206/* Initial environment variables */
Pankit Garg143af3c2018-12-27 04:37:55 +0000207#ifdef CONFIG_TFABOOT
208#define QSPI_MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530209 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
210 "sf read 0x80e00000 0xE00000 0x100000;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000211 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000212 "sf read 0x80640000 0x640000 0x40000 && " \
213 "sf read 0x80680000 0x680000 0x40000 && " \
214 "esbc_validate 0x80640000 && " \
215 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530216 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000217#define SD_MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530218 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
219 "mmc read 0x80e00000 0x7000 0x800;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000220 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000221 "mmc read 0x80640000 0x3200 0x20 && " \
222 "mmc read 0x80680000 0x3400 0x20 && " \
223 "esbc_validate 0x80640000 && " \
224 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530225 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000226#else
Ashish Kumare84a3242017-08-31 16:12:54 +0530227#if defined(CONFIG_QSPI_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530228#define MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530229 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
230 "sf read 0x80e00000 0xE00000 0x100000;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530231 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000232 "sf read 0x80640000 0x640000 0x40000 && " \
233 "sf read 0x80680000 0x680000 0x40000 && " \
234 "esbc_validate 0x80640000 && " \
235 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530236 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530237 "mcmemsize=0x70000000\0"
Ashish Kumar099f4092017-11-06 13:18:43 +0530238#elif defined(CONFIG_SD_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530239#define MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530240 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
241 "mmc read 0x80e00000 0x7000 0x800;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530242 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000243 "mmc read 0x80640000 0x3200 0x20 && " \
244 "mmc read 0x80680000 0x3400 0x20 && " \
245 "esbc_validate 0x80640000 && " \
246 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530247 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530248 "mcmemsize=0x70000000\0"
249#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000250#endif /* CONFIG_TFABOOT */
Ashish Kumard9195c62017-11-06 13:19:28 +0530251
Ashish Kumar099f4092017-11-06 13:18:43 +0530252#undef CONFIG_EXTRA_ENV_SETTINGS
Pankit Garg143af3c2018-12-27 04:37:55 +0000253#ifdef CONFIG_TFABOOT
254#define CONFIG_EXTRA_ENV_SETTINGS \
255 "BOARD=ls1088ardb\0" \
256 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
257 "ramdisk_addr=0x800000\0" \
258 "ramdisk_size=0x2000000\0" \
259 "fdt_high=0xa0000000\0" \
260 "initrd_high=0xffffffffffffffff\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000261 "kernel_addr=0x1000000\0" \
262 "kernel_addr_sd=0x8000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000263 "kernelhdr_addr_sd=0x3000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000264 "kernel_start=0x580100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000265 "kernelheader_start=0x580600000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000266 "scriptaddr=0x80000000\0" \
267 "scripthdraddr=0x80080000\0" \
268 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000269 "kernelheader_addr=0x600000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000270 "kernelheader_addr_r=0x80200000\0" \
271 "kernel_addr_r=0x81000000\0" \
272 "kernelheader_size=0x40000\0" \
273 "fdt_addr_r=0x90000000\0" \
274 "load_addr=0xa0000000\0" \
275 "kernel_size=0x2800000\0" \
276 "kernel_size_sd=0x14000\0" \
Udit Agarwald749bf92019-11-20 08:49:06 +0000277 "kernelhdr_size_sd=0x20\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000278 QSPI_MC_INIT_CMD \
279 "mcmemsize=0x70000000\0" \
280 BOOTENV \
281 "boot_scripts=ls1088ardb_boot.scr\0" \
282 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
283 "scan_dev_for_boot_part=" \
284 "part list ${devtype} ${devnum} devplist; " \
285 "env exists devplist || setenv devplist 1; " \
286 "for distro_bootpart in ${devplist}; do " \
287 "if fstype ${devtype} " \
288 "${devnum}:${distro_bootpart} " \
289 "bootfstype; then " \
290 "run scan_dev_for_boot; " \
291 "fi; " \
292 "done\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000293 "boot_a_script=" \
294 "load ${devtype} ${devnum}:${distro_bootpart} " \
295 "${scriptaddr} ${prefix}${script}; " \
296 "env exists secureboot && load ${devtype} " \
297 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000298 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
299 "env exists secureboot " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000300 "&& esbc_validate ${scripthdraddr};" \
301 "source ${scriptaddr}\0" \
302 "installer=load mmc 0:2 $load_addr " \
303 "/flex_installer_arm64.itb; " \
304 "env exists mcinitcmd && run mcinitcmd && " \
305 "mmc read 0x80001000 0x6800 0x800;" \
306 "fsl_mc lazyapply dpl 0x80001000;" \
307 "bootm $load_addr#ls1088ardb\0" \
308 "qspi_bootcmd=echo Trying load from qspi..;" \
309 "sf probe && sf read $load_addr " \
310 "$kernel_addr $kernel_size ; env exists secureboot " \
311 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
312 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
313 "bootm $load_addr#$BOARD\0" \
314 "sd_bootcmd=echo Trying load from sd card..;" \
315 "mmcinfo; mmc read $load_addr " \
316 "$kernel_addr_sd $kernel_size_sd ;" \
317 "env exists secureboot && mmc read $kernelheader_addr_r "\
318 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
319 " && esbc_validate ${kernelheader_addr_r};" \
320 "bootm $load_addr#$BOARD\0"
321#else
Ashish Kumar099f4092017-11-06 13:18:43 +0530322#define CONFIG_EXTRA_ENV_SETTINGS \
Ashish Kumard9195c62017-11-06 13:19:28 +0530323 "BOARD=ls1088ardb\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530324 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530325 "ramdisk_addr=0x800000\0" \
326 "ramdisk_size=0x2000000\0" \
327 "fdt_high=0xa0000000\0" \
328 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530329 "kernel_addr=0x1000000\0" \
330 "kernel_addr_sd=0x8000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000331 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530332 "kernel_start=0x580100000\0" \
333 "kernelheader_start=0x580800000\0" \
334 "scriptaddr=0x80000000\0" \
335 "scripthdraddr=0x80080000\0" \
336 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000337 "kernelheader_addr=0x600000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530338 "kernelheader_addr_r=0x80200000\0" \
339 "kernel_addr_r=0x81000000\0" \
340 "kernelheader_size=0x40000\0" \
341 "fdt_addr_r=0x90000000\0" \
342 "load_addr=0xa0000000\0" \
343 "kernel_size=0x2800000\0" \
344 "kernel_size_sd=0x14000\0" \
Udit Agarwald749bf92019-11-20 08:49:06 +0000345 "kernelhdr_size_sd=0x20\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530346 MC_INIT_CMD \
347 BOOTENV \
348 "boot_scripts=ls1088ardb_boot.scr\0" \
349 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
350 "scan_dev_for_boot_part=" \
351 "part list ${devtype} ${devnum} devplist; " \
352 "env exists devplist || setenv devplist 1; " \
353 "for distro_bootpart in ${devplist}; do " \
354 "if fstype ${devtype} " \
355 "${devnum}:${distro_bootpart} " \
356 "bootfstype; then " \
357 "run scan_dev_for_boot; " \
358 "fi; " \
359 "done\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530360 "boot_a_script=" \
361 "load ${devtype} ${devnum}:${distro_bootpart} " \
362 "${scriptaddr} ${prefix}${script}; " \
363 "env exists secureboot && load ${devtype} " \
364 "${devnum}:${distro_bootpart} " \
365 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
366 "&& esbc_validate ${scripthdraddr};" \
367 "source ${scriptaddr}\0" \
368 "installer=load mmc 0:2 $load_addr " \
369 "/flex_installer_arm64.itb; " \
370 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530371 "mmc read 0x80001000 0x6800 0x800;" \
372 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530373 "bootm $load_addr#ls1088ardb\0" \
374 "qspi_bootcmd=echo Trying load from qspi..;" \
375 "sf probe && sf read $load_addr " \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530376 "$kernel_addr $kernel_size ; env exists secureboot " \
377 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
378 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumard9195c62017-11-06 13:19:28 +0530379 "bootm $load_addr#$BOARD\0" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530380 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530381 "mmcinfo; mmc read $load_addr " \
382 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530383 "env exists secureboot && mmc read $kernelheader_addr_r "\
384 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
385 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530386 "bootm $load_addr#$BOARD\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000387#endif /* CONFIG_TFABOOT */
Ashish Kumare84a3242017-08-31 16:12:54 +0530388
Pankit Garg143af3c2018-12-27 04:37:55 +0000389#ifdef CONFIG_TFABOOT
390#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwald749bf92019-11-20 08:49:06 +0000391 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000392 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000393 " && sf read 0x806C0000 0x6C0000 0x100000 " \
394 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000395 "&& fsl_mc lazyapply dpl 0x80001000;" \
396 "run distro_bootcmd;run qspi_bootcmd;" \
397 "env exists secureboot && esbc_halt;"
398#define SD_BOOTCOMMAND \
399 "env exists mcinitcmd && mmcinfo; " \
400 "mmc read 0x80001000 0x6800 0x800; " \
401 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000402 " && mmc read 0x806C0000 0x3600 0x20 " \
403 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000404 "&& fsl_mc lazyapply dpl 0x80001000;" \
405 "run distro_bootcmd;run sd_bootcmd;" \
406 "env exists secureboot && esbc_halt;"
407#else
Ashish Kumard9195c62017-11-06 13:19:28 +0530408#if defined(CONFIG_QSPI_BOOT)
409/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Udit Agarwal30c41d22017-11-22 09:01:26 +0530410
Ashish Kumard9195c62017-11-06 13:19:28 +0530411/* Try to boot an on-SD kernel first, then do normal distro boot */
Ashish Kumare84a3242017-08-31 16:12:54 +0530412#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000413#endif /* CONFIG_TFABOOT */
Ashish Kumare84a3242017-08-31 16:12:54 +0530414
415/* MAC/PHY configuration */
416#ifdef CONFIG_FSL_MC_ENET
Ashish Kumare84a3242017-08-31 16:12:54 +0530417#define AQ_PHY_ADDR1 0x00
418#define AQR105_IRQ_MASK 0x00000004
419
420#define QSGMII1_PORT1_PHY_ADDR 0x0c
421#define QSGMII1_PORT2_PHY_ADDR 0x0d
422#define QSGMII1_PORT3_PHY_ADDR 0x0e
423#define QSGMII1_PORT4_PHY_ADDR 0x0f
424#define QSGMII2_PORT1_PHY_ADDR 0x1c
425#define QSGMII2_PORT2_PHY_ADDR 0x1d
426#define QSGMII2_PORT3_PHY_ADDR 0x1e
427#define QSGMII2_PORT4_PHY_ADDR 0x1f
Ashish Kumare84a3242017-08-31 16:12:54 +0530428#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530429#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530430
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530431#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530432
433#define BOOT_TARGET_DEVICES(func) \
Ashish Kumare84a3242017-08-31 16:12:54 +0530434 func(MMC, mmc, 0) \
Era Tiwarie08bcc02020-05-15 12:48:39 +0530435 func(USB, usb, 0) \
Mian Yousaf Kaukab080c9512019-01-29 16:38:32 +0100436 func(SCSI, scsi, 0) \
437 func(DHCP, dhcp, na)
Ashish Kumare84a3242017-08-31 16:12:54 +0530438#include <config_distro_bootcmd.h>
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530439#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530440
441#include <asm/fsl_secure_boot.h>
442
443#endif /* __LS1088A_RDB_H */