blob: a3b33495984ae54bc1219f97407a625ed84b6f19 [file] [log] [blame]
Wolfgang Denk7ce343e2006-10-09 00:48:57 +02001/*
2 * Copyright (C) 2006 Embedded Planet, LLC.
3 *
4 * U-Boot configuration for Embedded Planet EP82xxM boards.
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Wolfgang Denk7ce343e2006-10-09 00:48:57 +02007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#define CONFIG_MPC8260
13#define CPU_ID_STR "MPC8270"
14
Wolfgang Denkf836e412006-10-20 16:12:14 +020015#define CONFIG_EP82XXM /* Embedded Planet EP82xxM H 1.0 board */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020016 /* 256MB SDRAM / 64MB FLASH */
17
Wolfgang Denk2ae18242010-10-06 09:05:45 +020018#define CONFIG_SYS_TEXT_BASE 0xFFF00000
19
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020020#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
21
22/* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
23#define CONFIG_ENV_OVERWRITE
24
25/*
26 * Select serial console configuration
27 *
28 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
29 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
30 * for SCC).
31 */
32#define CONFIG_CONS_ON_SMC /* Console is on SMC */
33#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
34#undef CONFIG_CONS_NONE /* It's not on external UART */
35#define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
36
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_BCSR 0xFA000000
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020038
39/*
40 * Select ethernet configuration
41 *
42 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
43 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
44 * SCC, 1-3 for FCC)
45 *
46 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
Jon Loeliger639221c2007-07-09 17:15:49 -050047 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
48 * must be unset.
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020049 */
50#undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
51#define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
52#undef CONFIG_ETHER_NONE /* No external Ethernet */
53
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020054
55#define CONFIG_ETHER_ON_FCC2
56#define CONFIG_ETHER_ON_FCC3
57
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
59#define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK16)
60#define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
61#define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_CPMFCR_RAMTYPE 0
64#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020065
66#define CONFIG_MII /* MII PHY management */
67#define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
68
69/*
70 * GPIO pins used for bit-banged MII communications
71 */
72#define MDIO_PORT 0 /* Not used - implemented in BCSR */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +020073
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define MDIO_ACTIVE (*(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFB)
75#define MDIO_TRISTATE (*(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x04)
76#define MDIO_READ (*(vu_char *)(CONFIG_SYS_BCSR + 8) & 1)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define MDIO(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x01; \
79 else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFE
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define MDC(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x02; \
82 else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFD
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020083
84#define MIIDELAY udelay(1)
85
86
87#ifndef CONFIG_8260_CLKIN
88#define CONFIG_8260_CLKIN 66000000 /* in Hz */
89#endif
90
91#define CONFIG_BAUDRATE 115200
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_VXWORKS_MAC_PTR 0x4300 /* Pass Ethernet MAC to VxWorks */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020094
Wolfgang Denk7ce343e2006-10-09 00:48:57 +020095
Jon Loeliger1bec3d32007-07-04 22:32:10 -050096/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050097 * BOOTP options
98 */
99#define CONFIG_BOOTP_BOOTFILESIZE
100#define CONFIG_BOOTP_BOOTPATH
101#define CONFIG_BOOTP_GATEWAY
102#define CONFIG_BOOTP_HOSTNAME
103
104
105/*
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500106 * Command line configuration.
107 */
108#include <config_cmd_default.h>
109
110
111#define CONFIG_CMD_DHCP
112#define CONFIG_CMD_ECHO
113#define CONFIG_CMD_I2C
114#define CONFIG_CMD_IMMAP
115#define CONFIG_CMD_MII
116#define CONFIG_CMD_PING
117#define CONFIG_CMD_DATE
118#define CONFIG_CMD_DTT
119#define CONFIG_CMD_EEPROM
120#define CONFIG_CMD_PCI
121#define CONFIG_CMD_DIAG
122
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200123
124#define CONFIG_ETHADDR 00:10:EC:00:88:65
125#define CONFIG_HAS_ETH1
126#define CONFIG_ETH1ADDR 00:10:EC:80:88:65
127#define CONFIG_IPADDR 10.0.0.245
128#define CONFIG_HOSTNAME EP82xxM
129#define CONFIG_SERVERIP 10.0.0.26
130#define CONFIG_GATEWAYIP 10.0.0.1
131#define CONFIG_NETMASK 255.255.255.0
132#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200133#define CONFIG_ENV_IN_OWN_SECT 1
Wolfgang Denk8078f1a2006-10-28 02:28:02 +0200134#define CONFIG_AUTO_COMPLETE 1
Heiko Schocher48690d82010-07-20 17:45:02 +0200135#define CONFIG_EXTRA_ENV_SETTINGS "ethprime=FCC3"
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200136
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500137#if defined(CONFIG_CMD_KGDB)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200138#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
139#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
140#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
141#define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */
142#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
143#endif
144
145#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
146#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
147
148/*
149 * Miscellaneous configurable options
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_LONGHELP /* undef to save memory */
153#define CONFIG_SYS_PROMPT "ep82xxm=> " /* Monitor Command Prompt */
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500154#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200156#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200158#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
160#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
161#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
164#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200171
172/*-----------------------------------------------------------------------
173 * Environment
174 *----------------------------------------------------------------------*/
175/*
176 * Define here the location of the environment variables (FLASH or EEPROM).
177 * Note: DENX encourages to use redundant environment in FLASH.
178 */
179#if 1
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200180#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200181#else
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200182#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200183#endif
184
185/*-----------------------------------------------------------------------
186 * FLASH related
187 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_BASE 0xFC000000
189#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200190#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
193#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector in flinfo */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200194
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200195#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200196#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200198#endif /* CONFIG_ENV_IS_IN_FLASH */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200199
200/*-----------------------------------------------------------------------
201 * I2C
202 *----------------------------------------------------------------------*/
203/* EEPROM Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_EEPROM_SIZE 0x1000
205#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
206#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
207#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
208#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200209
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200210#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200211#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
212#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200213#endif /* CONFIG_ENV_IS_IN_EEPROM */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200214
215/* RTC Configuration */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200216#define CONFIG_RTC_M41T11 1 /* uses a M41T81 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200218#define CONFIG_M41T11_BASE_YEAR 1900
219
220/* I2C SYSMON (LM75) */
221#define CONFIG_DTT_LM75 1
222#define CONFIG_DTT_SENSORS {0}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_DTT_MAX_TEMP 70
224#define CONFIG_SYS_DTT_LOW_TEMP -30
225#define CONFIG_SYS_DTT_HYSTERESIS 3
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200226
227/*-----------------------------------------------------------------------
228 * NVRAM Configuration
229 *-----------------------------------------------------------------------
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_NVRAM_BASE_ADDR 0xFA080000
232#define CONFIG_SYS_NVRAM_SIZE (128*1024)-16
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200233
234
235/*-----------------------------------------------------------------------
236 * PCI stuff
237 *-----------------------------------------------------------------------
238 */
239/* General PCI */
240#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000241#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200242#define CONFIG_PCI_PNP /* do pci plug-and-play */
243#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
244#define CONFIG_PCI_BOOTDELAY 0
245
246/* PCI Memory map (if different from default map */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE /* Local base */
248#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
249#define CONFIG_SYS_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200250 PICMR_PREFETCH_EN)
251
252/*
253 * These are the windows that allow the CPU to access PCI address space.
254 * All three PCI master windows, which allow the CPU to access PCI
255 * prefetch, non prefetch, and IO space (see below), must all fit within
256 * these windows.
257 */
258
259/*
260 * Master window that allows the CPU to access PCI Memory (prefetch).
261 * This window will be setup with the second set of Outbound ATU registers
262 * in the bridge.
263 */
264
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
266#define CONFIG_SYS_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
267#define CONFIG_SYS_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
268#define CONFIG_SYS_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
269#define CONFIG_SYS_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200270
271/*
272 * Master window that allows the CPU to access PCI Memory (non-prefetch).
273 * This window will be setup with the second set of Outbound ATU registers
274 * in the bridge.
275 */
276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
278#define CONFIG_SYS_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
279#define CONFIG_SYS_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
280#define CONFIG_SYS_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
281#define CONFIG_SYS_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200282
283/*
284 * Master window that allows the CPU to access PCI IO space.
285 * This window will be setup with the first set of Outbound ATU registers
286 * in the bridge.
287 */
288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
290#define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
291#define CONFIG_SYS_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
292#define CONFIG_SYS_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
293#define CONFIG_SYS_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200294
295
296/* PCIBR0 - for PCI IO*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCI_MSTR0_LOCAL CONFIG_SYS_PCI_MSTR_IO_LOCAL /* Local base */
298#define CONFIG_SYS_PCIMSK0_MASK ~(CONFIG_SYS_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200299/* PCIBR1 - prefetch and non-prefetch regions joined together */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCI_MSTR1_LOCAL CONFIG_SYS_PCI_MSTR_MEM_LOCAL
301#define CONFIG_SYS_PCIMSK1_MASK ~(CONFIG_SYS_PCI_MSTR_MEM_SIZE + CONFIG_SYS_PCI_MSTR_MEMIO_SIZE - 1U)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200302
303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_DIRECT_FLASH_TFTP
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200305
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500306#if defined(CONFIG_CMD_JFFS2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_JFFS2_FIRST_BANK 0
308#define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS
309#define CONFIG_SYS_JFFS2_FIRST_SECTOR 0
310#define CONFIG_SYS_JFFS2_LAST_SECTOR 62
311#define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
312#define CONFIG_SYS_JFFS_CUSTOM_PART
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500313#endif
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200314
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500315#if defined(CONFIG_CMD_I2C)
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200316#define CONFIG_HARD_I2C 1 /* To enable I2C support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
318#define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500319#endif
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200320
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200321#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
323#define CONFIG_SYS_RAMBOOT
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200324#endif
325
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 256KB for Monitor */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_DEFAULT_IMMR 0x00010000
329#define CONFIG_SYS_IMMR 0xF0000000
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200332#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200333#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200335
336
337/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_HRCW_MASTER 0 /*0x1C800641*/ /* Not used - provided by CPLD */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200339/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_HRCW_SLAVE1 0
341#define CONFIG_SYS_HRCW_SLAVE2 0
342#define CONFIG_SYS_HRCW_SLAVE3 0
343#define CONFIG_SYS_HRCW_SLAVE4 0
344#define CONFIG_SYS_HRCW_SLAVE5 0
345#define CONFIG_SYS_HRCW_SLAVE6 0
346#define CONFIG_SYS_HRCW_SLAVE7 0
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200347
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
349#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200350
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Jon Loeliger1bec3d32007-07-04 22:32:10 -0500352#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200354#endif
355
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_HID0_INIT 0
357#define CONFIG_SYS_HID0_FINAL 0
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_HID2 0
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200360
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_SIUMCR 0x02610000
362#define CONFIG_SYS_SYPCR 0xFFFF0689
363#define CONFIG_SYS_BCR 0x8080E000
364#define CONFIG_SYS_SCCR 0x00000001
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_RMR 0
367#define CONFIG_SYS_TMCNTSC 0x000000C3
368#define CONFIG_SYS_PISCR 0x00000083
369#define CONFIG_SYS_RCCR 0
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200370
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_MPTPR 0x0A00
372#define CONFIG_SYS_PSDMR 0xC432246E
373#define CONFIG_SYS_PSRT 0x32
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200374
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_SDRAM_BASE 0x00000000
376#define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00000041)
377#define CONFIG_SYS_SDRAM_OR 0xF0002900
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200378
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
380#define CONFIG_SYS_OR0_PRELIM 0xFC000882
381#define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_BCSR | 0x00001001)
382#define CONFIG_SYS_OR4_PRELIM 0xFFF00050
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200383
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
Wolfgang Denk7ce343e2006-10-09 00:48:57 +0200385
386#endif /* __CONFIG_H */