blob: 157f218a8ec17439c503fed3c63cd44a162cf129 [file] [log] [blame]
Jianchao Wang87821222019-07-19 00:30:01 +03001/* SPDX-License-Identifier: GPL-2.0
Vladimir Oltean66fd01f2021-09-17 14:27:13 +03002 * Copyright 2016-2019 NXP
Jianchao Wang87821222019-07-19 00:30:01 +03003 * Copyright 2019 Vladimir Oltean <olteanv@gmail.com>
4 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
Jianchao Wang87821222019-07-19 00:30:01 +03009#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
10#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
11
12/* XHCI Support - enabled by default */
Jianchao Wang87821222019-07-19 00:30:01 +030013
Jianchao Wang87821222019-07-19 00:30:01 +030014#define DDR_SDRAM_CFG 0x470c0008
15#define DDR_CS0_BNDS 0x008000bf
16#define DDR_CS0_CONFIG 0x80014302
17#define DDR_TIMING_CFG_0 0x50550004
18#define DDR_TIMING_CFG_1 0xbcb38c56
19#define DDR_TIMING_CFG_2 0x0040d120
20#define DDR_TIMING_CFG_3 0x010e1000
21#define DDR_TIMING_CFG_4 0x00000001
22#define DDR_TIMING_CFG_5 0x03401400
23#define DDR_SDRAM_CFG_2 0x00401010
24#define DDR_SDRAM_MODE 0x00061c60
25#define DDR_SDRAM_MODE_2 0x00180000
26#define DDR_SDRAM_INTERVAL 0x18600618
27#define DDR_DDR_WRLVL_CNTL 0x8655f605
28#define DDR_DDR_WRLVL_CNTL_2 0x05060607
29#define DDR_DDR_WRLVL_CNTL_3 0x05050505
30#define DDR_DDR_CDR1 0x80040000
31#define DDR_DDR_CDR2 0x00000001
32#define DDR_SDRAM_CLK_CNTL 0x02000000
33#define DDR_DDR_ZQ_CNTL 0x89080600
34#define DDR_CS0_CONFIG_2 0
35#define DDR_SDRAM_CFG_MEM_EN 0x80000000
36#define SDRAM_CFG2_D_INIT 0x00000010
37#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
38#define SDRAM_CFG2_FRC_SR 0x80000000
39#define SDRAM_CFG_BI 0x00000001
40
Jianchao Wang87821222019-07-19 00:30:01 +030041#ifdef CONFIG_SD_BOOT
Tom Rinibba4c7f2020-06-16 19:06:25 -040042#ifdef CONFIG_NXP_ESBC
Jianchao Wang87821222019-07-19 00:30:01 +030043#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Tom Rinibba4c7f2020-06-16 19:06:25 -040044#endif /* ifdef CONFIG_NXP_ESBC */
Jianchao Wang87821222019-07-19 00:30:01 +030045
Jianchao Wang87821222019-07-19 00:30:01 +030046#ifdef CONFIG_U_BOOT_HDR_SIZE
47/*
48 * HDR would be appended at end of image and copied to DDR along
49 * with U-Boot image. Here u-boot max. size is 512K. So if binary
50 * size increases then increase this size in case of secure boot as
51 * it uses raw U-Boot image instead of FIT image.
52 */
53#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
54#else
55#define CONFIG_SYS_MONITOR_LEN 0x100000
56#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
57#endif
58
Jianchao Wang87821222019-07-19 00:30:01 +030059#define PHYS_SDRAM 0x80000000
60#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
61
62#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
63#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
64
Jianchao Wang87821222019-07-19 00:30:01 +030065/* Serial Port */
Jianchao Wang87821222019-07-19 00:30:01 +030066#define CONFIG_SYS_NS16550_SERIAL
67#ifndef CONFIG_DM_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE 1
69#endif
70#define CONFIG_SYS_NS16550_CLK get_serial_clock()
71
Jianchao Wang87821222019-07-19 00:30:01 +030072/* I2C */
Jianchao Wang87821222019-07-19 00:30:01 +030073
Jianchao Wang87821222019-07-19 00:30:01 +030074/* PCIe */
Jianchao Wang87821222019-07-19 00:30:01 +030075#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
Jianchao Wang87821222019-07-19 00:30:01 +030076
Jianchao Wang87821222019-07-19 00:30:01 +030077#define CONFIG_HWCONFIG
78#define HWCONFIG_BUFFER_SIZE 256
79
80#define CONFIG_FSL_DEVICE_DISABLE
81
82#define BOOT_TARGET_DEVICES(func) \
83 func(MMC, mmc, 0) \
84 func(USB, usb, 0) \
85 func(DHCP, dhcp, na)
86#include <config_distro_bootcmd.h>
87
88#define CONFIG_EXTRA_ENV_SETTINGS \
89 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
90 "initrd_high=0xffffffff\0" \
Jianchao Wang87821222019-07-19 00:30:01 +030091 "kernel_addr=0x61000000\0" \
92 "kernelheader_addr=0x60800000\0" \
93 "scriptaddr=0x80000000\0" \
94 "scripthdraddr=0x80080000\0" \
95 "fdtheader_addr_r=0x80100000\0" \
96 "kernelheader_addr_r=0x80200000\0" \
97 "kernel_addr_r=0x80008000\0" \
98 "kernelheader_size=0x40000\0" \
99 "fdt_addr_r=0x8f000000\0" \
100 "ramdisk_addr_r=0xa0000000\0" \
101 "load_addr=0x80008000\0" \
102 "kernel_size=0x2800000\0" \
103 "kernel_addr_sd=0x8000\0" \
104 "kernel_size_sd=0x14000\0" \
105 "kernelhdr_addr_sd=0x4000\0" \
106 "kernelhdr_size_sd=0x10\0" \
107 BOOTENV \
108 "boot_scripts=ls1021atsn_boot.scr\0" \
109 "boot_script_hdr=hdr_ls1021atsn_bs.out\0" \
110 "scan_dev_for_boot_part=" \
111 "part list ${devtype} ${devnum} devplist; " \
112 "env exists devplist || setenv devplist 1; " \
113 "for distro_bootpart in ${devplist}; do " \
114 "if fstype ${devtype} " \
115 "${devnum}:${distro_bootpart} " \
116 "bootfstype; then " \
117 "run scan_dev_for_boot; " \
118 "fi; " \
119 "done\0" \
120 "scan_dev_for_boot=" \
121 "echo Scanning ${devtype} " \
122 "${devnum}:${distro_bootpart}...; " \
123 "for prefix in ${boot_prefixes}; do " \
124 "run scan_dev_for_scripts; " \
125 "run scan_dev_for_extlinux; " \
126 "done;" \
127 "\0" \
128 "boot_a_script=" \
129 "load ${devtype} ${devnum}:${distro_bootpart} " \
130 "${scriptaddr} ${prefix}${script}; " \
131 "env exists secureboot && load ${devtype} " \
132 "${devnum}:${distro_bootpart} " \
133 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
134 "&& esbc_validate ${scripthdraddr};" \
135 "source ${scriptaddr}\0" \
136 "qspi_bootcmd=echo Trying load from qspi..;" \
137 "sf probe && sf read $load_addr " \
138 "$kernel_addr $kernel_size; env exists secureboot " \
139 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
140 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
141 "bootm $load_addr#$board\0" \
142 "sd_bootcmd=echo Trying load from SD ..;" \
143 "mmcinfo && mmc read $load_addr " \
144 "$kernel_addr_sd $kernel_size_sd && " \
145 "env exists secureboot && mmc read $kernelheader_addr_r " \
146 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
147 " && esbc_validate ${kernelheader_addr_r};" \
148 "bootm $load_addr#$board\0"
149
150/* Miscellaneous configurable options */
Alison Wangc463eeb2020-02-03 15:25:19 +0800151#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
152
Jianchao Wang87821222019-07-19 00:30:01 +0300153#define CONFIG_LS102XA_STREAM_ID
154
Jianchao Wang87821222019-07-19 00:30:01 +0300155/* Environment */
Jianchao Wang87821222019-07-19 00:30:01 +0300156
Jianchao Wang87821222019-07-19 00:30:01 +0300157#endif