blob: 33ecd9339867999aa713243bee558e9727ae1caf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Marek Vasutc106bb52017-10-09 20:57:29 +02002/*
3 * R8A77970 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2016 Renesas Electronics Corp.
Marek Vasut8719ca82019-03-04 22:39:51 +01006 * Copyright (C) 2017 Cogent Embedded, Inc. <source@cogentembedded.com>
Marek Vasutc106bb52017-10-09 20:57:29 +02007 *
8 * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7795.c
9 *
10 * R-Car Gen3 processor support - PFC hardware block.
11 *
12 * Copyright (C) 2015 Renesas Electronics Corporation
Marek Vasutc106bb52017-10-09 20:57:29 +020013 */
14
15#include <common.h>
16#include <dm.h>
17#include <errno.h>
18#include <dm/pinctrl.h>
19#include <linux/kernel.h>
20
21#include "sh_pfc.h"
22
23#define CPU_ALL_PORT(fn, sfx) \
Marek Vasut8719ca82019-03-04 22:39:51 +010024 PORT_GP_CFG_22(0, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
25 PORT_GP_28(1, fn, sfx), \
26 PORT_GP_CFG_17(2, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
27 PORT_GP_CFG_17(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
28 PORT_GP_6(4, fn, sfx), \
29 PORT_GP_15(5, fn, sfx)
Marek Vasutc106bb52017-10-09 20:57:29 +020030/*
31 * F_() : just information
32 * FM() : macro for FN_xxx / xxx_MARK
33 */
34
35/* GPSR0 */
36#define GPSR0_21 F_(DU_EXODDF_DU_ODDF_DISP_CDE, IP2_23_20)
37#define GPSR0_20 F_(DU_EXVSYNC_DU_VSYNC, IP2_19_16)
38#define GPSR0_19 F_(DU_EXHSYNC_DU_HSYNC, IP2_15_12)
39#define GPSR0_18 F_(DU_DOTCLKOUT, IP2_11_8)
40#define GPSR0_17 F_(DU_DB7, IP2_7_4)
41#define GPSR0_16 F_(DU_DB6, IP2_3_0)
42#define GPSR0_15 F_(DU_DB5, IP1_31_28)
43#define GPSR0_14 F_(DU_DB4, IP1_27_24)
44#define GPSR0_13 F_(DU_DB3, IP1_23_20)
45#define GPSR0_12 F_(DU_DB2, IP1_19_16)
46#define GPSR0_11 F_(DU_DG7, IP1_15_12)
47#define GPSR0_10 F_(DU_DG6, IP1_11_8)
48#define GPSR0_9 F_(DU_DG5, IP1_7_4)
49#define GPSR0_8 F_(DU_DG4, IP1_3_0)
50#define GPSR0_7 F_(DU_DG3, IP0_31_28)
51#define GPSR0_6 F_(DU_DG2, IP0_27_24)
52#define GPSR0_5 F_(DU_DR7, IP0_23_20)
53#define GPSR0_4 F_(DU_DR6, IP0_19_16)
54#define GPSR0_3 F_(DU_DR5, IP0_15_12)
55#define GPSR0_2 F_(DU_DR4, IP0_11_8)
56#define GPSR0_1 F_(DU_DR3, IP0_7_4)
57#define GPSR0_0 F_(DU_DR2, IP0_3_0)
58
59/* GPSR1 */
60#define GPSR1_27 F_(DIGRF_CLKOUT, IP8_27_24)
61#define GPSR1_26 F_(DIGRF_CLKIN, IP8_23_20)
62#define GPSR1_25 F_(CANFD_CLK_A, IP8_19_16)
63#define GPSR1_24 F_(CANFD1_RX, IP8_15_12)
64#define GPSR1_23 F_(CANFD1_TX, IP8_11_8)
65#define GPSR1_22 F_(CANFD0_RX_A, IP8_7_4)
66#define GPSR1_21 F_(CANFD0_TX_A, IP8_3_0)
67#define GPSR1_20 F_(AVB0_AVTP_CAPTURE, IP7_31_28)
68#define GPSR1_19 FM(AVB0_AVTP_MATCH)
69#define GPSR1_18 FM(AVB0_LINK)
70#define GPSR1_17 FM(AVB0_PHY_INT)
71#define GPSR1_16 FM(AVB0_MAGIC)
72#define GPSR1_15 FM(AVB0_MDC)
73#define GPSR1_14 FM(AVB0_MDIO)
74#define GPSR1_13 FM(AVB0_TXCREFCLK)
75#define GPSR1_12 FM(AVB0_TD3)
76#define GPSR1_11 FM(AVB0_TD2)
77#define GPSR1_10 FM(AVB0_TD1)
78#define GPSR1_9 FM(AVB0_TD0)
79#define GPSR1_8 FM(AVB0_TXC)
80#define GPSR1_7 FM(AVB0_TX_CTL)
81#define GPSR1_6 FM(AVB0_RD3)
82#define GPSR1_5 FM(AVB0_RD2)
83#define GPSR1_4 FM(AVB0_RD1)
84#define GPSR1_3 FM(AVB0_RD0)
85#define GPSR1_2 FM(AVB0_RXC)
86#define GPSR1_1 FM(AVB0_RX_CTL)
87#define GPSR1_0 F_(IRQ0, IP2_27_24)
88
89/* GPSR2 */
90#define GPSR2_16 F_(VI0_FIELD, IP4_31_28)
91#define GPSR2_15 F_(VI0_DATA11, IP4_27_24)
92#define GPSR2_14 F_(VI0_DATA10, IP4_23_20)
93#define GPSR2_13 F_(VI0_DATA9, IP4_19_16)
94#define GPSR2_12 F_(VI0_DATA8, IP4_15_12)
95#define GPSR2_11 F_(VI0_DATA7, IP4_11_8)
96#define GPSR2_10 F_(VI0_DATA6, IP4_7_4)
97#define GPSR2_9 F_(VI0_DATA5, IP4_3_0)
98#define GPSR2_8 F_(VI0_DATA4, IP3_31_28)
99#define GPSR2_7 F_(VI0_DATA3, IP3_27_24)
100#define GPSR2_6 F_(VI0_DATA2, IP3_23_20)
101#define GPSR2_5 F_(VI0_DATA1, IP3_19_16)
102#define GPSR2_4 F_(VI0_DATA0, IP3_15_12)
103#define GPSR2_3 F_(VI0_VSYNC_N, IP3_11_8)
104#define GPSR2_2 F_(VI0_HSYNC_N, IP3_7_4)
105#define GPSR2_1 F_(VI0_CLKENB, IP3_3_0)
106#define GPSR2_0 F_(VI0_CLK, IP2_31_28)
107
108/* GPSR3 */
109#define GPSR3_16 F_(VI1_FIELD, IP7_3_0)
110#define GPSR3_15 F_(VI1_DATA11, IP6_31_28)
111#define GPSR3_14 F_(VI1_DATA10, IP6_27_24)
112#define GPSR3_13 F_(VI1_DATA9, IP6_23_20)
113#define GPSR3_12 F_(VI1_DATA8, IP6_19_16)
114#define GPSR3_11 F_(VI1_DATA7, IP6_15_12)
115#define GPSR3_10 F_(VI1_DATA6, IP6_11_8)
116#define GPSR3_9 F_(VI1_DATA5, IP6_7_4)
117#define GPSR3_8 F_(VI1_DATA4, IP6_3_0)
118#define GPSR3_7 F_(VI1_DATA3, IP5_31_28)
119#define GPSR3_6 F_(VI1_DATA2, IP5_27_24)
120#define GPSR3_5 F_(VI1_DATA1, IP5_23_20)
121#define GPSR3_4 F_(VI1_DATA0, IP5_19_16)
122#define GPSR3_3 F_(VI1_VSYNC_N, IP5_15_12)
123#define GPSR3_2 F_(VI1_HSYNC_N, IP5_11_8)
124#define GPSR3_1 F_(VI1_CLKENB, IP5_7_4)
125#define GPSR3_0 F_(VI1_CLK, IP5_3_0)
126
127/* GPSR4 */
128#define GPSR4_5 F_(SDA2, IP7_27_24)
129#define GPSR4_4 F_(SCL2, IP7_23_20)
130#define GPSR4_3 F_(SDA1, IP7_19_16)
131#define GPSR4_2 F_(SCL1, IP7_15_12)
132#define GPSR4_1 F_(SDA0, IP7_11_8)
133#define GPSR4_0 F_(SCL0, IP7_7_4)
134
135/* GPSR5 */
136#define GPSR5_14 FM(RPC_INT_N)
137#define GPSR5_13 FM(RPC_WP_N)
138#define GPSR5_12 FM(RPC_RESET_N)
139#define GPSR5_11 FM(QSPI1_SSL)
140#define GPSR5_10 FM(QSPI1_IO3)
141#define GPSR5_9 FM(QSPI1_IO2)
142#define GPSR5_8 FM(QSPI1_MISO_IO1)
143#define GPSR5_7 FM(QSPI1_MOSI_IO0)
144#define GPSR5_6 FM(QSPI1_SPCLK)
145#define GPSR5_5 FM(QSPI0_SSL)
146#define GPSR5_4 FM(QSPI0_IO3)
147#define GPSR5_3 FM(QSPI0_IO2)
148#define GPSR5_2 FM(QSPI0_MISO_IO1)
149#define GPSR5_1 FM(QSPI0_MOSI_IO0)
150#define GPSR5_0 FM(QSPI0_SPCLK)
151
152
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200153/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
154#define IP0_3_0 FM(DU_DR2) FM(HSCK0) F_(0, 0) FM(A0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
155#define IP0_7_4 FM(DU_DR3) FM(HRTS0_N) F_(0, 0) FM(A1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
156#define IP0_11_8 FM(DU_DR4) FM(HCTS0_N) F_(0, 0) FM(A2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
157#define IP0_15_12 FM(DU_DR5) FM(HTX0) F_(0, 0) FM(A3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
158#define IP0_19_16 FM(DU_DR6) FM(MSIOF3_RXD) F_(0, 0) FM(A4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
159#define IP0_23_20 FM(DU_DR7) FM(MSIOF3_TXD) F_(0, 0) FM(A5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
160#define IP0_27_24 FM(DU_DG2) FM(MSIOF3_SS1) F_(0, 0) FM(A6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
161#define IP0_31_28 FM(DU_DG3) FM(MSIOF3_SS2) F_(0, 0) FM(A7) FM(PWMFSW0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
162#define IP1_3_0 FM(DU_DG4) F_(0, 0) F_(0, 0) FM(A8) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
163#define IP1_7_4 FM(DU_DG5) F_(0, 0) F_(0, 0) FM(A9) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
164#define IP1_11_8 FM(DU_DG6) F_(0, 0) F_(0, 0) FM(A10) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
165#define IP1_15_12 FM(DU_DG7) F_(0, 0) F_(0, 0) FM(A11) FM(IRQ1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
166#define IP1_19_16 FM(DU_DB2) F_(0, 0) F_(0, 0) FM(A12) FM(IRQ2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
167#define IP1_23_20 FM(DU_DB3) F_(0, 0) F_(0, 0) FM(A13) FM(FXR_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
168#define IP1_27_24 FM(DU_DB4) F_(0, 0) F_(0, 0) FM(A14) FM(FXR_CLKOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
169#define IP1_31_28 FM(DU_DB5) F_(0, 0) F_(0, 0) FM(A15) FM(FXR_TXENA_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
170#define IP2_3_0 FM(DU_DB6) F_(0, 0) F_(0, 0) FM(A16) FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
171#define IP2_7_4 FM(DU_DB7) F_(0, 0) F_(0, 0) FM(A17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
172#define IP2_11_8 FM(DU_DOTCLKOUT) FM(SCIF_CLK_A) F_(0, 0) FM(A18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
173#define IP2_15_12 FM(DU_EXHSYNC_DU_HSYNC) FM(HRX0) F_(0, 0) FM(A19) FM(IRQ3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
174#define IP2_19_16 FM(DU_EXVSYNC_DU_VSYNC) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
175#define IP2_23_20 FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200176#define IP2_27_24 FM(IRQ0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200177#define IP2_31_28 FM(VI0_CLK) FM(MSIOF2_SCK) FM(SCK3) F_(0, 0) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
178#define IP3_3_0 FM(VI0_CLKENB) FM(MSIOF2_RXD) FM(RX3) FM(RD_WR_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
179#define IP3_7_4 FM(VI0_HSYNC_N) FM(MSIOF2_TXD) FM(TX3) F_(0, 0) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
180#define IP3_11_8 FM(VI0_VSYNC_N) FM(MSIOF2_SYNC) FM(CTS3_N) F_(0, 0) FM(HTX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200181#define IP3_15_12 FM(VI0_DATA0) FM(MSIOF2_SS1) FM(RTS3_N) F_(0, 0) FM(HRX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200182#define IP3_19_16 FM(VI0_DATA1) FM(MSIOF2_SS2) FM(SCK1) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
183#define IP3_23_20 FM(VI0_DATA2) FM(AVB0_AVTP_PPS) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
184#define IP3_27_24 FM(VI0_DATA3) FM(HSCK1) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
185#define IP3_31_28 FM(VI0_DATA4) FM(HRTS1_N) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
186#define IP4_3_0 FM(VI0_DATA5) FM(HCTS1_N) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
187#define IP4_7_4 FM(VI0_DATA6) FM(HTX1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200188#define IP4_11_8 FM(VI0_DATA7) FM(HRX1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200189#define IP4_15_12 FM(VI0_DATA8) FM(HSCK2) FM(PWM0_A) FM(A22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
190#define IP4_19_16 FM(VI0_DATA9) FM(HCTS2_N) FM(PWM1_A) FM(A23) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
191#define IP4_23_20 FM(VI0_DATA10) FM(HRTS2_N) FM(PWM2_A) FM(A24) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
192#define IP4_27_24 FM(VI0_DATA11) FM(HTX2) FM(PWM3_A) FM(A25) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
193#define IP4_31_28 FM(VI0_FIELD) FM(HRX2) FM(PWM4_A) FM(CS1_N) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
194#define IP5_3_0 FM(VI1_CLK) FM(MSIOF1_RXD) F_(0, 0) FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
195#define IP5_7_4 FM(VI1_CLKENB) FM(MSIOF1_TXD) F_(0, 0) FM(D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
196#define IP5_11_8 FM(VI1_HSYNC_N) FM(MSIOF1_SCK) F_(0, 0) FM(D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
197#define IP5_15_12 FM(VI1_VSYNC_N) FM(MSIOF1_SYNC) F_(0, 0) FM(D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
198#define IP5_19_16 FM(VI1_DATA0) FM(MSIOF1_SS1) F_(0, 0) FM(D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
199#define IP5_23_20 FM(VI1_DATA1) FM(MSIOF1_SS2) F_(0, 0) FM(D4) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
200#define IP5_27_24 FM(VI1_DATA2) FM(CANFD0_TX_B) F_(0, 0) FM(D5) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
201#define IP5_31_28 FM(VI1_DATA3) FM(CANFD0_RX_B) F_(0, 0) FM(D6) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202#define IP6_3_0 FM(VI1_DATA4) FM(CANFD_CLK_B) F_(0, 0) FM(D7) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200203#define IP6_7_4 FM(VI1_DATA5) F_(0, 0) FM(SCK4) FM(D8) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204#define IP6_11_8 FM(VI1_DATA6) F_(0, 0) FM(RX4) FM(D9) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205#define IP6_15_12 FM(VI1_DATA7) F_(0, 0) FM(TX4) FM(D10) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206#define IP6_19_16 FM(VI1_DATA8) F_(0, 0) FM(CTS4_N) FM(D11) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207#define IP6_23_20 FM(VI1_DATA9) F_(0, 0) FM(RTS4_N) FM(D12) FM(MMC_D6) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208#define IP6_27_24 FM(VI1_DATA10) F_(0, 0) F_(0, 0) FM(D13) FM(MMC_D7) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200209#define IP6_31_28 FM(VI1_DATA11) FM(SCL4) FM(IRQ4) FM(D14) FM(MMC_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210#define IP7_3_0 FM(VI1_FIELD) FM(SDA4) FM(IRQ5) FM(D15) FM(MMC_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211#define IP7_7_4 FM(SCL0) FM(DU_DR0) FM(TPU0TO0) FM(CLKOUT) F_(0, 0) FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212#define IP7_11_8 FM(SDA0) FM(DU_DR1) FM(TPU0TO1) FM(BS_N) FM(SCK0) FM(MSIOF0_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213#define IP7_15_12 FM(SCL1) FM(DU_DG0) FM(TPU0TO2) FM(RD_N) FM(CTS0_N) FM(MSIOF0_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200214#define IP7_19_16 FM(SDA1) FM(DU_DG1) FM(TPU0TO3) FM(WE0_N) FM(RTS0_N) FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200215#define IP7_23_20 FM(SCL2) FM(DU_DB0) FM(TCLK1_A) FM(WE1_N) FM(RX0) FM(MSIOF0_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216#define IP7_27_24 FM(SDA2) FM(DU_DB1) FM(TCLK2_A) FM(EX_WAIT0) FM(TX0) FM(MSIOF0_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217#define IP7_31_28 FM(AVB0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSCLKST2_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218#define IP8_3_0 FM(CANFD0_TX_A) FM(FXR_TXDA) FM(PWM0_B) FM(DU_DISP) FM(FSCLKST2_N_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219#define IP8_7_4 FM(CANFD0_RX_A) FM(RXDA_EXTFXR) FM(PWM1_B) FM(DU_CDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220#define IP8_11_8 FM(CANFD1_TX) FM(FXR_TXDB) FM(PWM2_B) FM(TCLK1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221#define IP8_15_12 FM(CANFD1_RX) FM(RXDB_EXTFXR) FM(PWM3_B) FM(TCLK2_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222#define IP8_19_16 FM(CANFD_CLK_A) FM(CLK_EXTFXR) FM(PWM4_B) FM(SPEEDIN_B) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223#define IP8_23_20 FM(DIGRF_CLKIN) FM(DIGRF_CLKEN_IN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224#define IP8_27_24 FM(DIGRF_CLKOUT) FM(DIGRF_CLKEN_OUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225#define IP8_31_28 F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
Marek Vasutc106bb52017-10-09 20:57:29 +0200226
227#define PINMUX_GPSR \
228\
229 GPSR1_27 \
230 GPSR1_26 \
231 GPSR1_25 \
232 GPSR1_24 \
233 GPSR1_23 \
234 GPSR1_22 \
235GPSR0_21 GPSR1_21 \
236GPSR0_20 GPSR1_20 \
237GPSR0_19 GPSR1_19 \
238GPSR0_18 GPSR1_18 \
239GPSR0_17 GPSR1_17 \
240GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 \
241GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 \
242GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 \
243GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 \
244GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 \
245GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 \
246GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR5_10 \
247GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR5_9 \
248GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR5_8 \
249GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR5_7 \
250GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR5_6 \
251GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 \
252GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 \
253GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 \
254GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 \
255GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 \
256GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0
257
258#define PINMUX_IPSR \
259\
260FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
261FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
262FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
263FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
264FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
265FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
266FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
267FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
268\
269FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
270FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
271FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
272FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
273FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
274FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
275FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
276FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
277\
278FM(IP8_3_0) IP8_3_0 \
279FM(IP8_7_4) IP8_7_4 \
280FM(IP8_11_8) IP8_11_8 \
281FM(IP8_15_12) IP8_15_12 \
282FM(IP8_19_16) IP8_19_16 \
283FM(IP8_23_20) IP8_23_20 \
284FM(IP8_27_24) IP8_27_24 \
285FM(IP8_31_28) IP8_31_28
286
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200287/* MOD_SEL0 */ /* 0 */ /* 1 */
Marek Vasutc106bb52017-10-09 20:57:29 +0200288#define MOD_SEL0_11 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
289#define MOD_SEL0_10 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
290#define MOD_SEL0_9 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
291#define MOD_SEL0_8 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
292#define MOD_SEL0_7 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
293#define MOD_SEL0_6 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
294#define MOD_SEL0_5 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
295#define MOD_SEL0_4 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
296#define MOD_SEL0_3 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
297#define MOD_SEL0_2 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
298#define MOD_SEL0_1 FM(SEL_RSP_0) FM(SEL_RSP_1)
299#define MOD_SEL0_0 FM(SEL_TMU_0) FM(SEL_TMU_1)
300
301#define PINMUX_MOD_SELS \
302\
303MOD_SEL0_11 \
304MOD_SEL0_10 \
305MOD_SEL0_9 \
306MOD_SEL0_8 \
307MOD_SEL0_7 \
308MOD_SEL0_6 \
309MOD_SEL0_5 \
310MOD_SEL0_4 \
311MOD_SEL0_3 \
312MOD_SEL0_2 \
313MOD_SEL0_1 \
314MOD_SEL0_0
315
316enum {
317 PINMUX_RESERVED = 0,
318
319 PINMUX_DATA_BEGIN,
320 GP_ALL(DATA),
321 PINMUX_DATA_END,
322
323#define F_(x, y)
324#define FM(x) FN_##x,
325 PINMUX_FUNCTION_BEGIN,
326 GP_ALL(FN),
327 PINMUX_GPSR
328 PINMUX_IPSR
329 PINMUX_MOD_SELS
330 PINMUX_FUNCTION_END,
331#undef F_
332#undef FM
333
334#define F_(x, y)
335#define FM(x) x##_MARK,
336 PINMUX_MARK_BEGIN,
337 PINMUX_GPSR
338 PINMUX_IPSR
339 PINMUX_MOD_SELS
340 PINMUX_MARK_END,
341#undef F_
342#undef FM
343};
344
345static const u16 pinmux_data[] = {
346 PINMUX_DATA_GP_ALL(),
347
348 PINMUX_SINGLE(AVB0_RX_CTL),
349 PINMUX_SINGLE(AVB0_RXC),
350 PINMUX_SINGLE(AVB0_RD0),
351 PINMUX_SINGLE(AVB0_RD1),
352 PINMUX_SINGLE(AVB0_RD2),
353 PINMUX_SINGLE(AVB0_RD3),
354 PINMUX_SINGLE(AVB0_TX_CTL),
355 PINMUX_SINGLE(AVB0_TXC),
356 PINMUX_SINGLE(AVB0_TD0),
357 PINMUX_SINGLE(AVB0_TD1),
358 PINMUX_SINGLE(AVB0_TD2),
359 PINMUX_SINGLE(AVB0_TD3),
360 PINMUX_SINGLE(AVB0_TXCREFCLK),
361 PINMUX_SINGLE(AVB0_MDIO),
362 PINMUX_SINGLE(AVB0_MDC),
363 PINMUX_SINGLE(AVB0_MAGIC),
364 PINMUX_SINGLE(AVB0_PHY_INT),
365 PINMUX_SINGLE(AVB0_LINK),
366 PINMUX_SINGLE(AVB0_AVTP_MATCH),
367
368 PINMUX_SINGLE(QSPI0_SPCLK),
369 PINMUX_SINGLE(QSPI0_MOSI_IO0),
370 PINMUX_SINGLE(QSPI0_MISO_IO1),
371 PINMUX_SINGLE(QSPI0_IO2),
372 PINMUX_SINGLE(QSPI0_IO3),
373 PINMUX_SINGLE(QSPI0_SSL),
374 PINMUX_SINGLE(QSPI1_SPCLK),
375 PINMUX_SINGLE(QSPI1_MOSI_IO0),
376 PINMUX_SINGLE(QSPI1_MISO_IO1),
377 PINMUX_SINGLE(QSPI1_IO2),
378 PINMUX_SINGLE(QSPI1_IO3),
379 PINMUX_SINGLE(QSPI1_SSL),
380 PINMUX_SINGLE(RPC_RESET_N),
381 PINMUX_SINGLE(RPC_WP_N),
382 PINMUX_SINGLE(RPC_INT_N),
383
384 /* IPSR0 */
385 PINMUX_IPSR_GPSR(IP0_3_0, DU_DR2),
386 PINMUX_IPSR_GPSR(IP0_3_0, HSCK0),
387 PINMUX_IPSR_GPSR(IP0_3_0, A0),
388
389 PINMUX_IPSR_GPSR(IP0_7_4, DU_DR3),
390 PINMUX_IPSR_GPSR(IP0_7_4, HRTS0_N),
391 PINMUX_IPSR_GPSR(IP0_7_4, A1),
392
393 PINMUX_IPSR_GPSR(IP0_11_8, DU_DR4),
394 PINMUX_IPSR_GPSR(IP0_11_8, HCTS0_N),
395 PINMUX_IPSR_GPSR(IP0_11_8, A2),
396
397 PINMUX_IPSR_GPSR(IP0_15_12, DU_DR5),
398 PINMUX_IPSR_GPSR(IP0_15_12, HTX0),
399 PINMUX_IPSR_GPSR(IP0_15_12, A3),
400
401 PINMUX_IPSR_GPSR(IP0_19_16, DU_DR6),
402 PINMUX_IPSR_GPSR(IP0_19_16, MSIOF3_RXD),
403 PINMUX_IPSR_GPSR(IP0_19_16, A4),
404
405 PINMUX_IPSR_GPSR(IP0_23_20, DU_DR7),
406 PINMUX_IPSR_GPSR(IP0_23_20, MSIOF3_TXD),
407 PINMUX_IPSR_GPSR(IP0_23_20, A5),
408
409 PINMUX_IPSR_GPSR(IP0_27_24, DU_DG2),
410 PINMUX_IPSR_GPSR(IP0_27_24, MSIOF3_SS1),
411 PINMUX_IPSR_GPSR(IP0_27_24, A6),
412
413 PINMUX_IPSR_GPSR(IP0_31_28, DU_DG3),
414 PINMUX_IPSR_GPSR(IP0_31_28, MSIOF3_SS2),
415 PINMUX_IPSR_GPSR(IP0_31_28, A7),
416 PINMUX_IPSR_GPSR(IP0_31_28, PWMFSW0),
417
418 /* IPSR1 */
419 PINMUX_IPSR_GPSR(IP1_3_0, DU_DG4),
420 PINMUX_IPSR_GPSR(IP1_3_0, A8),
421 PINMUX_IPSR_MSEL(IP1_3_0, FSO_CFE_0_N_A, SEL_RFSO_0),
422
423 PINMUX_IPSR_GPSR(IP1_7_4, DU_DG5),
424 PINMUX_IPSR_GPSR(IP1_7_4, A9),
425 PINMUX_IPSR_MSEL(IP1_7_4, FSO_CFE_1_N_A, SEL_RFSO_0),
426
427 PINMUX_IPSR_GPSR(IP1_11_8, DU_DG6),
428 PINMUX_IPSR_GPSR(IP1_11_8, A10),
429 PINMUX_IPSR_MSEL(IP1_11_8, FSO_TOE_N_A, SEL_RFSO_0),
430
431 PINMUX_IPSR_GPSR(IP1_15_12, DU_DG7),
432 PINMUX_IPSR_GPSR(IP1_15_12, A11),
433 PINMUX_IPSR_GPSR(IP1_15_12, IRQ1),
434
435 PINMUX_IPSR_GPSR(IP1_19_16, DU_DB2),
436 PINMUX_IPSR_GPSR(IP1_19_16, A12),
437 PINMUX_IPSR_GPSR(IP1_19_16, IRQ2),
438
439 PINMUX_IPSR_GPSR(IP1_23_20, DU_DB3),
440 PINMUX_IPSR_GPSR(IP1_23_20, A13),
441 PINMUX_IPSR_GPSR(IP1_23_20, FXR_CLKOUT1),
442
443 PINMUX_IPSR_GPSR(IP1_27_24, DU_DB4),
444 PINMUX_IPSR_GPSR(IP1_27_24, A14),
445 PINMUX_IPSR_GPSR(IP1_27_24, FXR_CLKOUT2),
446
447 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB5),
448 PINMUX_IPSR_GPSR(IP1_31_28, A15),
449 PINMUX_IPSR_GPSR(IP1_31_28, FXR_TXENA_N),
450
451 /* IPSR2 */
452 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB6),
453 PINMUX_IPSR_GPSR(IP2_3_0, A16),
454 PINMUX_IPSR_GPSR(IP2_3_0, FXR_TXENB_N),
455
456 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB7),
457 PINMUX_IPSR_GPSR(IP2_7_4, A17),
Marek Vasutc106bb52017-10-09 20:57:29 +0200458
459 PINMUX_IPSR_GPSR(IP2_11_8, DU_DOTCLKOUT),
460 PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_A, SEL_HSCIF0_0),
461 PINMUX_IPSR_GPSR(IP2_11_8, A18),
462
463 PINMUX_IPSR_GPSR(IP2_15_12, DU_EXHSYNC_DU_HSYNC),
464 PINMUX_IPSR_GPSR(IP2_15_12, HRX0),
465 PINMUX_IPSR_GPSR(IP2_15_12, A19),
466 PINMUX_IPSR_GPSR(IP2_15_12, IRQ3),
467
468 PINMUX_IPSR_GPSR(IP2_19_16, DU_EXVSYNC_DU_VSYNC),
469 PINMUX_IPSR_GPSR(IP2_19_16, MSIOF3_SCK),
Marek Vasutc106bb52017-10-09 20:57:29 +0200470
471 PINMUX_IPSR_GPSR(IP2_23_20, DU_EXODDF_DU_ODDF_DISP_CDE),
472 PINMUX_IPSR_GPSR(IP2_23_20, MSIOF3_SYNC),
Marek Vasutc106bb52017-10-09 20:57:29 +0200473
474 PINMUX_IPSR_GPSR(IP2_27_24, IRQ0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200475
476 PINMUX_IPSR_GPSR(IP2_31_28, VI0_CLK),
477 PINMUX_IPSR_GPSR(IP2_31_28, MSIOF2_SCK),
478 PINMUX_IPSR_GPSR(IP2_31_28, SCK3),
479 PINMUX_IPSR_GPSR(IP2_31_28, HSCK3),
480
481 /* IPSR3 */
482 PINMUX_IPSR_GPSR(IP3_3_0, VI0_CLKENB),
483 PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_RXD),
484 PINMUX_IPSR_GPSR(IP3_3_0, RX3),
485 PINMUX_IPSR_GPSR(IP3_3_0, RD_WR_N),
486 PINMUX_IPSR_GPSR(IP3_3_0, HCTS3_N),
487
488 PINMUX_IPSR_GPSR(IP3_7_4, VI0_HSYNC_N),
489 PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
490 PINMUX_IPSR_GPSR(IP3_7_4, TX3),
491 PINMUX_IPSR_GPSR(IP3_7_4, HRTS3_N),
492
493 PINMUX_IPSR_GPSR(IP3_11_8, VI0_VSYNC_N),
494 PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_SYNC),
495 PINMUX_IPSR_GPSR(IP3_11_8, CTS3_N),
496 PINMUX_IPSR_GPSR(IP3_11_8, HTX3),
497
498 PINMUX_IPSR_GPSR(IP3_15_12, VI0_DATA0),
499 PINMUX_IPSR_GPSR(IP3_15_12, MSIOF2_SS1),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200500 PINMUX_IPSR_GPSR(IP3_15_12, RTS3_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200501 PINMUX_IPSR_GPSR(IP3_15_12, HRX3),
502
503 PINMUX_IPSR_GPSR(IP3_19_16, VI0_DATA1),
504 PINMUX_IPSR_GPSR(IP3_19_16, MSIOF2_SS2),
505 PINMUX_IPSR_GPSR(IP3_19_16, SCK1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200506 PINMUX_IPSR_MSEL(IP3_19_16, SPEEDIN_A, SEL_RSP_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200507
508 PINMUX_IPSR_GPSR(IP3_23_20, VI0_DATA2),
509 PINMUX_IPSR_GPSR(IP3_23_20, AVB0_AVTP_PPS),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200510 PINMUX_IPSR_MSEL(IP3_23_20, SDA3_A, SEL_I2C3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200511
512 PINMUX_IPSR_GPSR(IP3_27_24, VI0_DATA3),
513 PINMUX_IPSR_GPSR(IP3_27_24, HSCK1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200514 PINMUX_IPSR_MSEL(IP3_27_24, SCL3_A, SEL_I2C3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200515
516 PINMUX_IPSR_GPSR(IP3_31_28, VI0_DATA4),
517 PINMUX_IPSR_GPSR(IP3_31_28, HRTS1_N),
518 PINMUX_IPSR_MSEL(IP3_31_28, RX1_A, SEL_SCIF1_0),
519
520 /* IPSR4 */
521 PINMUX_IPSR_GPSR(IP4_3_0, VI0_DATA5),
522 PINMUX_IPSR_GPSR(IP4_3_0, HCTS1_N),
523 PINMUX_IPSR_MSEL(IP4_3_0, TX1_A, SEL_SCIF1_0),
524
525 PINMUX_IPSR_GPSR(IP4_7_4, VI0_DATA6),
526 PINMUX_IPSR_GPSR(IP4_7_4, HTX1),
527 PINMUX_IPSR_GPSR(IP4_7_4, CTS1_N),
528
529 PINMUX_IPSR_GPSR(IP4_11_8, VI0_DATA7),
530 PINMUX_IPSR_GPSR(IP4_11_8, HRX1),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200531 PINMUX_IPSR_GPSR(IP4_11_8, RTS1_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200532
533 PINMUX_IPSR_GPSR(IP4_15_12, VI0_DATA8),
534 PINMUX_IPSR_GPSR(IP4_15_12, HSCK2),
535 PINMUX_IPSR_MSEL(IP4_15_12, PWM0_A, SEL_PWM0_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200536
537 PINMUX_IPSR_GPSR(IP4_19_16, VI0_DATA9),
538 PINMUX_IPSR_GPSR(IP4_19_16, HCTS2_N),
539 PINMUX_IPSR_MSEL(IP4_19_16, PWM1_A, SEL_PWM1_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200540 PINMUX_IPSR_MSEL(IP4_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
541
542 PINMUX_IPSR_GPSR(IP4_23_20, VI0_DATA10),
543 PINMUX_IPSR_GPSR(IP4_23_20, HRTS2_N),
544 PINMUX_IPSR_MSEL(IP4_23_20, PWM2_A, SEL_PWM2_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200545 PINMUX_IPSR_MSEL(IP4_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
546
547 PINMUX_IPSR_GPSR(IP4_27_24, VI0_DATA11),
548 PINMUX_IPSR_GPSR(IP4_27_24, HTX2),
549 PINMUX_IPSR_MSEL(IP4_27_24, PWM3_A, SEL_PWM3_0),
Marek Vasutc106bb52017-10-09 20:57:29 +0200550 PINMUX_IPSR_MSEL(IP4_27_24, FSO_TOE_N_B, SEL_RFSO_1),
551
552 PINMUX_IPSR_GPSR(IP4_31_28, VI0_FIELD),
553 PINMUX_IPSR_GPSR(IP4_31_28, HRX2),
554 PINMUX_IPSR_MSEL(IP4_31_28, PWM4_A, SEL_PWM4_0),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200555 PINMUX_IPSR_GPSR(IP4_31_28, CS1_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200556 PINMUX_IPSR_GPSR(IP4_31_28, FSCLKST2_N_A),
557
558 /* IPSR5 */
559 PINMUX_IPSR_GPSR(IP5_3_0, VI1_CLK),
560 PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
561 PINMUX_IPSR_GPSR(IP5_3_0, CS0_N),
562
563 PINMUX_IPSR_GPSR(IP5_7_4, VI1_CLKENB),
564 PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
565 PINMUX_IPSR_GPSR(IP5_7_4, D0),
566
567 PINMUX_IPSR_GPSR(IP5_11_8, VI1_HSYNC_N),
568 PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
569 PINMUX_IPSR_GPSR(IP5_11_8, D1),
570
571 PINMUX_IPSR_GPSR(IP5_15_12, VI1_VSYNC_N),
572 PINMUX_IPSR_GPSR(IP5_15_12, MSIOF1_SYNC),
573 PINMUX_IPSR_GPSR(IP5_15_12, D2),
574
575 PINMUX_IPSR_GPSR(IP5_19_16, VI1_DATA0),
576 PINMUX_IPSR_GPSR(IP5_19_16, MSIOF1_SS1),
577 PINMUX_IPSR_GPSR(IP5_19_16, D3),
578
579 PINMUX_IPSR_GPSR(IP5_23_20, VI1_DATA1),
580 PINMUX_IPSR_GPSR(IP5_23_20, MSIOF1_SS2),
581 PINMUX_IPSR_GPSR(IP5_23_20, D4),
582 PINMUX_IPSR_GPSR(IP5_23_20, MMC_CMD),
583
584 PINMUX_IPSR_GPSR(IP5_27_24, VI1_DATA2),
585 PINMUX_IPSR_MSEL(IP5_27_24, CANFD0_TX_B, SEL_CANFD0_1),
586 PINMUX_IPSR_GPSR(IP5_27_24, D5),
587 PINMUX_IPSR_GPSR(IP5_27_24, MMC_D0),
588
589 PINMUX_IPSR_GPSR(IP5_31_28, VI1_DATA3),
590 PINMUX_IPSR_MSEL(IP5_31_28, CANFD0_RX_B, SEL_CANFD0_1),
591 PINMUX_IPSR_GPSR(IP5_31_28, D6),
592 PINMUX_IPSR_GPSR(IP5_31_28, MMC_D1),
593
594 /* IPSR6 */
595 PINMUX_IPSR_GPSR(IP6_3_0, VI1_DATA4),
596 PINMUX_IPSR_MSEL(IP6_3_0, CANFD_CLK_B, SEL_CANFD0_1),
597 PINMUX_IPSR_GPSR(IP6_3_0, D7),
598 PINMUX_IPSR_GPSR(IP6_3_0, MMC_D2),
599
600 PINMUX_IPSR_GPSR(IP6_7_4, VI1_DATA5),
601 PINMUX_IPSR_GPSR(IP6_7_4, SCK4),
602 PINMUX_IPSR_GPSR(IP6_7_4, D8),
603 PINMUX_IPSR_GPSR(IP6_7_4, MMC_D3),
604
605 PINMUX_IPSR_GPSR(IP6_11_8, VI1_DATA6),
606 PINMUX_IPSR_GPSR(IP6_11_8, RX4),
607 PINMUX_IPSR_GPSR(IP6_11_8, D9),
608 PINMUX_IPSR_GPSR(IP6_11_8, MMC_CLK),
609
610 PINMUX_IPSR_GPSR(IP6_15_12, VI1_DATA7),
611 PINMUX_IPSR_GPSR(IP6_15_12, TX4),
612 PINMUX_IPSR_GPSR(IP6_15_12, D10),
613 PINMUX_IPSR_GPSR(IP6_15_12, MMC_D4),
614
615 PINMUX_IPSR_GPSR(IP6_19_16, VI1_DATA8),
616 PINMUX_IPSR_GPSR(IP6_19_16, CTS4_N),
617 PINMUX_IPSR_GPSR(IP6_19_16, D11),
618 PINMUX_IPSR_GPSR(IP6_19_16, MMC_D5),
619
620 PINMUX_IPSR_GPSR(IP6_23_20, VI1_DATA9),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200621 PINMUX_IPSR_GPSR(IP6_23_20, RTS4_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200622 PINMUX_IPSR_GPSR(IP6_23_20, D12),
623 PINMUX_IPSR_GPSR(IP6_23_20, MMC_D6),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200624 PINMUX_IPSR_MSEL(IP6_23_20, SCL3_B, SEL_I2C3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200625
626 PINMUX_IPSR_GPSR(IP6_27_24, VI1_DATA10),
627 PINMUX_IPSR_GPSR(IP6_27_24, D13),
628 PINMUX_IPSR_GPSR(IP6_27_24, MMC_D7),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200629 PINMUX_IPSR_MSEL(IP6_27_24, SDA3_B, SEL_I2C3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200630
631 PINMUX_IPSR_GPSR(IP6_31_28, VI1_DATA11),
632 PINMUX_IPSR_GPSR(IP6_31_28, SCL4),
633 PINMUX_IPSR_GPSR(IP6_31_28, IRQ4),
634 PINMUX_IPSR_GPSR(IP6_31_28, D14),
635 PINMUX_IPSR_GPSR(IP6_31_28, MMC_WP),
636
637 /* IPSR7 */
638 PINMUX_IPSR_GPSR(IP7_3_0, VI1_FIELD),
639 PINMUX_IPSR_GPSR(IP7_3_0, SDA4),
640 PINMUX_IPSR_GPSR(IP7_3_0, IRQ5),
641 PINMUX_IPSR_GPSR(IP7_3_0, D15),
642 PINMUX_IPSR_GPSR(IP7_3_0, MMC_CD),
643
644 PINMUX_IPSR_GPSR(IP7_7_4, SCL0),
645 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR0),
646 PINMUX_IPSR_GPSR(IP7_7_4, TPU0TO0),
647 PINMUX_IPSR_GPSR(IP7_7_4, CLKOUT),
648 PINMUX_IPSR_GPSR(IP7_7_4, MSIOF0_RXD),
649
650 PINMUX_IPSR_GPSR(IP7_11_8, SDA0),
651 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR1),
652 PINMUX_IPSR_GPSR(IP7_11_8, TPU0TO1),
653 PINMUX_IPSR_GPSR(IP7_11_8, BS_N),
654 PINMUX_IPSR_GPSR(IP7_11_8, SCK0),
655 PINMUX_IPSR_GPSR(IP7_11_8, MSIOF0_TXD),
656
657 PINMUX_IPSR_GPSR(IP7_15_12, SCL1),
658 PINMUX_IPSR_GPSR(IP7_15_12, DU_DG0),
659 PINMUX_IPSR_GPSR(IP7_15_12, TPU0TO2),
660 PINMUX_IPSR_GPSR(IP7_15_12, RD_N),
661 PINMUX_IPSR_GPSR(IP7_15_12, CTS0_N),
662 PINMUX_IPSR_GPSR(IP7_15_12, MSIOF0_SCK),
663
664 PINMUX_IPSR_GPSR(IP7_19_16, SDA1),
665 PINMUX_IPSR_GPSR(IP7_19_16, DU_DG1),
666 PINMUX_IPSR_GPSR(IP7_19_16, TPU0TO3),
667 PINMUX_IPSR_GPSR(IP7_19_16, WE0_N),
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200668 PINMUX_IPSR_GPSR(IP7_19_16, RTS0_N),
Marek Vasutc106bb52017-10-09 20:57:29 +0200669 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF0_SYNC),
670
671 PINMUX_IPSR_GPSR(IP7_23_20, SCL2),
672 PINMUX_IPSR_GPSR(IP7_23_20, DU_DB0),
673 PINMUX_IPSR_MSEL(IP7_23_20, TCLK1_A, SEL_TMU_0),
674 PINMUX_IPSR_GPSR(IP7_23_20, WE1_N),
675 PINMUX_IPSR_GPSR(IP7_23_20, RX0),
676 PINMUX_IPSR_GPSR(IP7_23_20, MSIOF0_SS1),
677
678 PINMUX_IPSR_GPSR(IP7_27_24, SDA2),
679 PINMUX_IPSR_GPSR(IP7_27_24, DU_DB1),
680 PINMUX_IPSR_MSEL(IP7_27_24, TCLK2_A, SEL_TMU_0),
681 PINMUX_IPSR_GPSR(IP7_27_24, EX_WAIT0),
682 PINMUX_IPSR_GPSR(IP7_27_24, TX0),
683 PINMUX_IPSR_GPSR(IP7_27_24, MSIOF0_SS2),
684
685 PINMUX_IPSR_GPSR(IP7_31_28, AVB0_AVTP_CAPTURE),
686 PINMUX_IPSR_GPSR(IP7_31_28, FSCLKST2_N_B),
687
688 /* IPSR8 */
689 PINMUX_IPSR_MSEL(IP8_3_0, CANFD0_TX_A, SEL_CANFD0_0),
690 PINMUX_IPSR_GPSR(IP8_3_0, FXR_TXDA),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200691 PINMUX_IPSR_MSEL(IP8_3_0, PWM0_B, SEL_PWM0_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200692 PINMUX_IPSR_GPSR(IP8_3_0, DU_DISP),
693 PINMUX_IPSR_GPSR(IP8_3_0, FSCLKST2_N_C),
694
695 PINMUX_IPSR_MSEL(IP8_7_4, CANFD0_RX_A, SEL_CANFD0_0),
696 PINMUX_IPSR_GPSR(IP8_7_4, RXDA_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200697 PINMUX_IPSR_MSEL(IP8_7_4, PWM1_B, SEL_PWM1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200698 PINMUX_IPSR_GPSR(IP8_7_4, DU_CDE),
699
700 PINMUX_IPSR_GPSR(IP8_11_8, CANFD1_TX),
701 PINMUX_IPSR_GPSR(IP8_11_8, FXR_TXDB),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200702 PINMUX_IPSR_MSEL(IP8_11_8, PWM2_B, SEL_PWM2_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200703 PINMUX_IPSR_MSEL(IP8_11_8, TCLK1_B, SEL_TMU_1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200704 PINMUX_IPSR_MSEL(IP8_11_8, TX1_B, SEL_SCIF1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200705
706 PINMUX_IPSR_GPSR(IP8_15_12, CANFD1_RX),
707 PINMUX_IPSR_GPSR(IP8_15_12, RXDB_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200708 PINMUX_IPSR_MSEL(IP8_15_12, PWM3_B, SEL_PWM3_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200709 PINMUX_IPSR_MSEL(IP8_15_12, TCLK2_B, SEL_TMU_1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200710 PINMUX_IPSR_MSEL(IP8_15_12, RX1_B, SEL_SCIF1_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200711
712 PINMUX_IPSR_MSEL(IP8_19_16, CANFD_CLK_A, SEL_CANFD0_0),
713 PINMUX_IPSR_GPSR(IP8_19_16, CLK_EXTFXR),
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200714 PINMUX_IPSR_MSEL(IP8_19_16, PWM4_B, SEL_PWM4_1),
715 PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_B, SEL_RSP_1),
Marek Vasutc106bb52017-10-09 20:57:29 +0200716 PINMUX_IPSR_MSEL(IP8_19_16, SCIF_CLK_B, SEL_HSCIF0_1),
717
718 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKIN),
719 PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKEN_IN),
720
721 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKOUT),
722 PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKEN_OUT),
723};
724
725static const struct sh_pfc_pin pinmux_pins[] = {
726 PINMUX_GPIO_GP_ALL(),
727};
728
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200729/* - AVB0 ------------------------------------------------------------------- */
730static const unsigned int avb0_link_pins[] = {
731 /* AVB0_LINK */
732 RCAR_GP_PIN(1, 18),
Marek Vasutc106bb52017-10-09 20:57:29 +0200733};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200734static const unsigned int avb0_link_mux[] = {
735 AVB0_LINK_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200736};
737static const unsigned int avb0_magic_pins[] = {
738 /* AVB0_MAGIC */
739 RCAR_GP_PIN(1, 16),
740};
741static const unsigned int avb0_magic_mux[] = {
742 AVB0_MAGIC_MARK,
743};
744static const unsigned int avb0_phy_int_pins[] = {
745 /* AVB0_PHY_INT */
746 RCAR_GP_PIN(1, 17),
747};
748static const unsigned int avb0_phy_int_mux[] = {
749 AVB0_PHY_INT_MARK,
750};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200751static const unsigned int avb0_mdio_pins[] = {
752 /* AVB0_MDC, AVB0_MDIO */
753 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
Marek Vasutc106bb52017-10-09 20:57:29 +0200754};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200755static const unsigned int avb0_mdio_mux[] = {
756 AVB0_MDC_MARK, AVB0_MDIO_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200757};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200758static const unsigned int avb0_rgmii_pins[] = {
759 /*
760 * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
761 * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3
762 */
763 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
764 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
765 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 12),
766 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
767 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
768 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
Marek Vasutc106bb52017-10-09 20:57:29 +0200769};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200770static const unsigned int avb0_rgmii_mux[] = {
771 AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
772 AVB0_TD0_MARK, AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
773 AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
774 AVB0_RD0_MARK, AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
775};
776static const unsigned int avb0_txcrefclk_pins[] = {
777 /* AVB0_TXCREFCLK */
778 RCAR_GP_PIN(1, 13),
779};
780static const unsigned int avb0_txcrefclk_mux[] = {
781 AVB0_TXCREFCLK_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200782};
783static const unsigned int avb0_avtp_pps_pins[] = {
784 /* AVB0_AVTP_PPS */
785 RCAR_GP_PIN(2, 6),
786};
787static const unsigned int avb0_avtp_pps_mux[] = {
788 AVB0_AVTP_PPS_MARK,
789};
790static const unsigned int avb0_avtp_capture_pins[] = {
791 /* AVB0_AVTP_CAPTURE */
792 RCAR_GP_PIN(1, 20),
793};
794static const unsigned int avb0_avtp_capture_mux[] = {
795 AVB0_AVTP_CAPTURE_MARK,
796};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200797static const unsigned int avb0_avtp_match_pins[] = {
798 /* AVB0_AVTP_MATCH */
799 RCAR_GP_PIN(1, 19),
800};
801static const unsigned int avb0_avtp_match_mux[] = {
802 AVB0_AVTP_MATCH_MARK,
803};
804
805/* - CANFD Clock ------------------------------------------------------------ */
806static const unsigned int canfd_clk_a_pins[] = {
807 /* CANFD_CLK */
808 RCAR_GP_PIN(1, 25),
809};
810static const unsigned int canfd_clk_a_mux[] = {
811 CANFD_CLK_A_MARK,
812};
813static const unsigned int canfd_clk_b_pins[] = {
814 /* CANFD_CLK */
815 RCAR_GP_PIN(3, 8),
816};
817static const unsigned int canfd_clk_b_mux[] = {
818 CANFD_CLK_B_MARK,
819};
Marek Vasutc106bb52017-10-09 20:57:29 +0200820
821/* - CANFD0 ----------------------------------------------------------------- */
822static const unsigned int canfd0_data_a_pins[] = {
823 /* TX, RX */
824 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
825};
826static const unsigned int canfd0_data_a_mux[] = {
827 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
828};
Marek Vasutc106bb52017-10-09 20:57:29 +0200829static const unsigned int canfd0_data_b_pins[] = {
830 /* TX, RX */
831 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
832};
833static const unsigned int canfd0_data_b_mux[] = {
834 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
835};
Marek Vasutc106bb52017-10-09 20:57:29 +0200836
837/* - CANFD1 ----------------------------------------------------------------- */
838static const unsigned int canfd1_data_pins[] = {
839 /* TX, RX */
840 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
841};
842static const unsigned int canfd1_data_mux[] = {
843 CANFD1_TX_MARK, CANFD1_RX_MARK,
844};
845
846/* - DU --------------------------------------------------------------------- */
847static const unsigned int du_rgb666_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200848 /* R[7:2], G[7:2], B[7:2] */
849 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3),
850 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
851 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
852 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6),
853 RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 15),
854 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +0200855};
856static const unsigned int du_rgb666_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200857 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK,
858 DU_DR4_MARK, DU_DR3_MARK, DU_DR2_MARK,
859 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK,
860 DU_DG4_MARK, DU_DG3_MARK, DU_DG2_MARK,
861 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK,
862 DU_DB4_MARK, DU_DB3_MARK, DU_DB2_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +0200863};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200864static const unsigned int du_clk_out_pins[] = {
865 /* DOTCLKOUT */
Marek Vasutc106bb52017-10-09 20:57:29 +0200866 RCAR_GP_PIN(0, 18),
867};
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200868static const unsigned int du_clk_out_mux[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +0200869 DU_DOTCLKOUT_MARK,
870};
871static const unsigned int du_sync_pins[] = {
872 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
873 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
874};
875static const unsigned int du_sync_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200876 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
Marek Vasutc106bb52017-10-09 20:57:29 +0200877};
878static const unsigned int du_oddf_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200879 /* EXODDF/ODDF/DISP/CDE */
Marek Vasutc106bb52017-10-09 20:57:29 +0200880 RCAR_GP_PIN(0, 21),
881};
882static const unsigned int du_oddf_mux[] = {
883 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
884};
885static const unsigned int du_cde_pins[] = {
886 /* CDE */
887 RCAR_GP_PIN(1, 22),
888};
889static const unsigned int du_cde_mux[] = {
890 DU_CDE_MARK,
891};
892static const unsigned int du_disp_pins[] = {
893 /* DISP */
894 RCAR_GP_PIN(1, 21),
895};
896static const unsigned int du_disp_mux[] = {
897 DU_DISP_MARK,
898};
899
900/* - HSCIF0 ----------------------------------------------------------------- */
901static const unsigned int hscif0_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200902 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200903 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 3),
904};
905static const unsigned int hscif0_data_mux[] = {
906 HRX0_MARK, HTX0_MARK,
907};
908static const unsigned int hscif0_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200909 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200910 RCAR_GP_PIN(0, 0),
911};
912static const unsigned int hscif0_clk_mux[] = {
913 HSCK0_MARK,
914};
915static const unsigned int hscif0_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200916 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200917 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
918};
919static const unsigned int hscif0_ctrl_mux[] = {
920 HRTS0_N_MARK, HCTS0_N_MARK,
921};
922
923/* - HSCIF1 ----------------------------------------------------------------- */
924static const unsigned int hscif1_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200925 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200926 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
927};
928static const unsigned int hscif1_data_mux[] = {
929 HRX1_MARK, HTX1_MARK,
930};
931static const unsigned int hscif1_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200932 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200933 RCAR_GP_PIN(2, 7),
934};
935static const unsigned int hscif1_clk_mux[] = {
936 HSCK1_MARK,
937};
938static const unsigned int hscif1_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200939 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200940 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
941};
942static const unsigned int hscif1_ctrl_mux[] = {
943 HRTS1_N_MARK, HCTS1_N_MARK,
944};
945
946/* - HSCIF2 ----------------------------------------------------------------- */
947static const unsigned int hscif2_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200948 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200949 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 15),
950};
951static const unsigned int hscif2_data_mux[] = {
952 HRX2_MARK, HTX2_MARK,
953};
954static const unsigned int hscif2_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200955 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200956 RCAR_GP_PIN(2, 12),
957};
958static const unsigned int hscif2_clk_mux[] = {
959 HSCK2_MARK,
960};
961static const unsigned int hscif2_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200962 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200963 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
964};
965static const unsigned int hscif2_ctrl_mux[] = {
966 HRTS2_N_MARK, HCTS2_N_MARK,
967};
968
969/* - HSCIF3 ----------------------------------------------------------------- */
970static const unsigned int hscif3_data_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200971 /* HRX, HTX */
Marek Vasutc106bb52017-10-09 20:57:29 +0200972 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
973};
974static const unsigned int hscif3_data_mux[] = {
975 HRX3_MARK, HTX3_MARK,
976};
977static const unsigned int hscif3_clk_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200978 /* HSCK */
Marek Vasutc106bb52017-10-09 20:57:29 +0200979 RCAR_GP_PIN(2, 0),
980};
981static const unsigned int hscif3_clk_mux[] = {
982 HSCK3_MARK,
983};
984static const unsigned int hscif3_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200985 /* HRTS#, HCTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +0200986 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
987};
988static const unsigned int hscif3_ctrl_mux[] = {
989 HRTS3_N_MARK, HCTS3_N_MARK,
990};
991
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200992/* - I2C0 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +0200993static const unsigned int i2c0_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200994 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +0200995 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
996};
997static const unsigned int i2c0_mux[] = {
998 SDA0_MARK, SCL0_MARK,
999};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001000
1001/* - I2C1 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001002static const unsigned int i2c1_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001003 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001004 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1005};
1006static const unsigned int i2c1_mux[] = {
1007 SDA1_MARK, SCL1_MARK,
1008};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001009
1010/* - I2C2 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001011static const unsigned int i2c2_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001012 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001013 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
1014};
1015static const unsigned int i2c2_mux[] = {
1016 SDA2_MARK, SCL2_MARK,
1017};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001018
1019/* - I2C3 ------------------------------------------------------------------- */
1020static const unsigned int i2c3_a_pins[] = {
1021 /* SDA, SCL */
1022 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
Marek Vasutc106bb52017-10-09 20:57:29 +02001023};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001024static const unsigned int i2c3_a_mux[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001025 SDA3_A_MARK, SCL3_A_MARK,
1026};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001027static const unsigned int i2c3_b_pins[] = {
1028 /* SDA, SCL */
1029 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1030};
1031static const unsigned int i2c3_b_mux[] = {
1032 SDA3_B_MARK, SCL3_B_MARK,
1033};
1034
1035/* - I2C4 ------------------------------------------------------------------- */
Marek Vasutc106bb52017-10-09 20:57:29 +02001036static const unsigned int i2c4_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001037 /* SDA, SCL */
Marek Vasutc106bb52017-10-09 20:57:29 +02001038 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
1039};
1040static const unsigned int i2c4_mux[] = {
1041 SDA4_MARK, SCL4_MARK,
1042};
1043
1044/* - INTC-EX ---------------------------------------------------------------- */
1045static const unsigned int intc_ex_irq0_pins[] = {
1046 /* IRQ0 */
1047 RCAR_GP_PIN(1, 0),
1048};
1049static const unsigned int intc_ex_irq0_mux[] = {
1050 IRQ0_MARK,
1051};
1052static const unsigned int intc_ex_irq1_pins[] = {
1053 /* IRQ1 */
1054 RCAR_GP_PIN(0, 11),
1055};
1056static const unsigned int intc_ex_irq1_mux[] = {
1057 IRQ1_MARK,
1058};
1059static const unsigned int intc_ex_irq2_pins[] = {
1060 /* IRQ2 */
1061 RCAR_GP_PIN(0, 12),
1062};
1063static const unsigned int intc_ex_irq2_mux[] = {
1064 IRQ2_MARK,
1065};
1066static const unsigned int intc_ex_irq3_pins[] = {
1067 /* IRQ3 */
1068 RCAR_GP_PIN(0, 19),
1069};
1070static const unsigned int intc_ex_irq3_mux[] = {
1071 IRQ3_MARK,
1072};
1073static const unsigned int intc_ex_irq4_pins[] = {
1074 /* IRQ4 */
1075 RCAR_GP_PIN(3, 15),
1076};
1077static const unsigned int intc_ex_irq4_mux[] = {
1078 IRQ4_MARK,
1079};
1080static const unsigned int intc_ex_irq5_pins[] = {
1081 /* IRQ5 */
1082 RCAR_GP_PIN(3, 16),
1083};
1084static const unsigned int intc_ex_irq5_mux[] = {
1085 IRQ5_MARK,
1086};
1087
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001088/* - MMC -------------------------------------------------------------------- */
1089static const unsigned int mmc_data1_pins[] = {
1090 /* D0 */
1091 RCAR_GP_PIN(3, 6),
1092};
1093static const unsigned int mmc_data1_mux[] = {
1094 MMC_D0_MARK,
1095};
1096static const unsigned int mmc_data4_pins[] = {
1097 /* D[0:3] */
1098 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1099 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1100};
1101static const unsigned int mmc_data4_mux[] = {
1102 MMC_D0_MARK, MMC_D1_MARK,
1103 MMC_D2_MARK, MMC_D3_MARK,
1104};
1105static const unsigned int mmc_data8_pins[] = {
1106 /* D[0:7] */
1107 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1108 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1109 RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1110 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
1111};
1112static const unsigned int mmc_data8_mux[] = {
1113 MMC_D0_MARK, MMC_D1_MARK,
1114 MMC_D2_MARK, MMC_D3_MARK,
1115 MMC_D4_MARK, MMC_D5_MARK,
1116 MMC_D6_MARK, MMC_D7_MARK,
1117};
1118static const unsigned int mmc_ctrl_pins[] = {
1119 /* CLK, CMD */
1120 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 5),
1121};
1122static const unsigned int mmc_ctrl_mux[] = {
1123 MMC_CLK_MARK, MMC_CMD_MARK,
1124};
1125static const unsigned int mmc_cd_pins[] = {
1126 /* CD */
1127 RCAR_GP_PIN(3, 16),
1128};
1129static const unsigned int mmc_cd_mux[] = {
1130 MMC_CD_MARK,
1131};
1132static const unsigned int mmc_wp_pins[] = {
1133 /* WP */
1134 RCAR_GP_PIN(3, 15),
1135};
1136static const unsigned int mmc_wp_mux[] = {
1137 MMC_WP_MARK,
1138};
1139
Marek Vasutc106bb52017-10-09 20:57:29 +02001140/* - MSIOF0 ----------------------------------------------------------------- */
1141static const unsigned int msiof0_clk_pins[] = {
1142 /* SCK */
1143 RCAR_GP_PIN(4, 2),
1144};
1145static const unsigned int msiof0_clk_mux[] = {
1146 MSIOF0_SCK_MARK,
1147};
1148static const unsigned int msiof0_sync_pins[] = {
1149 /* SYNC */
1150 RCAR_GP_PIN(4, 3),
1151};
1152static const unsigned int msiof0_sync_mux[] = {
1153 MSIOF0_SYNC_MARK,
1154};
1155static const unsigned int msiof0_ss1_pins[] = {
1156 /* SS1 */
1157 RCAR_GP_PIN(4, 4),
1158};
1159static const unsigned int msiof0_ss1_mux[] = {
1160 MSIOF0_SS1_MARK,
1161};
1162static const unsigned int msiof0_ss2_pins[] = {
1163 /* SS2 */
1164 RCAR_GP_PIN(4, 5),
1165};
1166static const unsigned int msiof0_ss2_mux[] = {
1167 MSIOF0_SS2_MARK,
1168};
1169static const unsigned int msiof0_txd_pins[] = {
1170 /* TXD */
1171 RCAR_GP_PIN(4, 1),
1172};
1173static const unsigned int msiof0_txd_mux[] = {
1174 MSIOF0_TXD_MARK,
1175};
1176static const unsigned int msiof0_rxd_pins[] = {
1177 /* RXD */
1178 RCAR_GP_PIN(4, 0),
1179};
1180static const unsigned int msiof0_rxd_mux[] = {
1181 MSIOF0_RXD_MARK,
1182};
1183
1184/* - MSIOF1 ----------------------------------------------------------------- */
1185static const unsigned int msiof1_clk_pins[] = {
1186 /* SCK */
1187 RCAR_GP_PIN(3, 2),
1188};
1189static const unsigned int msiof1_clk_mux[] = {
1190 MSIOF1_SCK_MARK,
1191};
1192static const unsigned int msiof1_sync_pins[] = {
1193 /* SYNC */
1194 RCAR_GP_PIN(3, 3),
1195};
1196static const unsigned int msiof1_sync_mux[] = {
1197 MSIOF1_SYNC_MARK,
1198};
1199static const unsigned int msiof1_ss1_pins[] = {
1200 /* SS1 */
1201 RCAR_GP_PIN(3, 4),
1202};
1203static const unsigned int msiof1_ss1_mux[] = {
1204 MSIOF1_SS1_MARK,
1205};
1206static const unsigned int msiof1_ss2_pins[] = {
1207 /* SS2 */
1208 RCAR_GP_PIN(3, 5),
1209};
1210static const unsigned int msiof1_ss2_mux[] = {
1211 MSIOF1_SS2_MARK,
1212};
1213static const unsigned int msiof1_txd_pins[] = {
1214 /* TXD */
1215 RCAR_GP_PIN(3, 1),
1216};
1217static const unsigned int msiof1_txd_mux[] = {
1218 MSIOF1_TXD_MARK,
1219};
1220static const unsigned int msiof1_rxd_pins[] = {
1221 /* RXD */
1222 RCAR_GP_PIN(3, 0),
1223};
1224static const unsigned int msiof1_rxd_mux[] = {
1225 MSIOF1_RXD_MARK,
1226};
1227
1228/* - MSIOF2 ----------------------------------------------------------------- */
1229static const unsigned int msiof2_clk_pins[] = {
1230 /* SCK */
1231 RCAR_GP_PIN(2, 0),
1232};
1233static const unsigned int msiof2_clk_mux[] = {
1234 MSIOF2_SCK_MARK,
1235};
1236static const unsigned int msiof2_sync_pins[] = {
1237 /* SYNC */
1238 RCAR_GP_PIN(2, 3),
1239};
1240static const unsigned int msiof2_sync_mux[] = {
1241 MSIOF2_SYNC_MARK,
1242};
1243static const unsigned int msiof2_ss1_pins[] = {
1244 /* SS1 */
1245 RCAR_GP_PIN(2, 4),
1246};
1247static const unsigned int msiof2_ss1_mux[] = {
1248 MSIOF2_SS1_MARK,
1249};
1250static const unsigned int msiof2_ss2_pins[] = {
1251 /* SS2 */
1252 RCAR_GP_PIN(2, 5),
1253};
1254static const unsigned int msiof2_ss2_mux[] = {
1255 MSIOF2_SS2_MARK,
1256};
1257static const unsigned int msiof2_txd_pins[] = {
1258 /* TXD */
1259 RCAR_GP_PIN(2, 2),
1260};
1261static const unsigned int msiof2_txd_mux[] = {
1262 MSIOF2_TXD_MARK,
1263};
1264static const unsigned int msiof2_rxd_pins[] = {
1265 /* RXD */
1266 RCAR_GP_PIN(2, 1),
1267};
1268static const unsigned int msiof2_rxd_mux[] = {
1269 MSIOF2_RXD_MARK,
1270};
1271
1272/* - MSIOF3 ----------------------------------------------------------------- */
1273static const unsigned int msiof3_clk_pins[] = {
1274 /* SCK */
1275 RCAR_GP_PIN(0, 20),
1276};
1277static const unsigned int msiof3_clk_mux[] = {
1278 MSIOF3_SCK_MARK,
1279};
1280static const unsigned int msiof3_sync_pins[] = {
1281 /* SYNC */
1282 RCAR_GP_PIN(0, 21),
1283};
1284static const unsigned int msiof3_sync_mux[] = {
1285 MSIOF3_SYNC_MARK,
1286};
1287static const unsigned int msiof3_ss1_pins[] = {
1288 /* SS1 */
1289 RCAR_GP_PIN(0, 6),
1290};
1291static const unsigned int msiof3_ss1_mux[] = {
1292 MSIOF3_SS1_MARK,
1293};
1294static const unsigned int msiof3_ss2_pins[] = {
1295 /* SS2 */
1296 RCAR_GP_PIN(0, 7),
1297};
1298static const unsigned int msiof3_ss2_mux[] = {
1299 MSIOF3_SS2_MARK,
1300};
1301static const unsigned int msiof3_txd_pins[] = {
1302 /* TXD */
1303 RCAR_GP_PIN(0, 5),
1304};
1305static const unsigned int msiof3_txd_mux[] = {
1306 MSIOF3_TXD_MARK,
1307};
1308static const unsigned int msiof3_rxd_pins[] = {
1309 /* RXD */
1310 RCAR_GP_PIN(0, 4),
1311};
1312static const unsigned int msiof3_rxd_mux[] = {
1313 MSIOF3_RXD_MARK,
1314};
1315
1316/* - PWM0 ------------------------------------------------------------------- */
1317static const unsigned int pwm0_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001318 RCAR_GP_PIN(2, 12),
1319};
1320static const unsigned int pwm0_a_mux[] = {
1321 PWM0_A_MARK,
1322};
1323static const unsigned int pwm0_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001324 RCAR_GP_PIN(1, 21),
1325};
1326static const unsigned int pwm0_b_mux[] = {
1327 PWM0_B_MARK,
1328};
1329
1330/* - PWM1 ------------------------------------------------------------------- */
1331static const unsigned int pwm1_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001332 RCAR_GP_PIN(2, 13),
1333};
1334static const unsigned int pwm1_a_mux[] = {
1335 PWM1_A_MARK,
1336};
1337static const unsigned int pwm1_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001338 RCAR_GP_PIN(1, 22),
1339};
1340static const unsigned int pwm1_b_mux[] = {
1341 PWM1_B_MARK,
1342};
1343
1344/* - PWM2 ------------------------------------------------------------------- */
1345static const unsigned int pwm2_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001346 RCAR_GP_PIN(2, 14),
1347};
1348static const unsigned int pwm2_a_mux[] = {
1349 PWM2_A_MARK,
1350};
1351static const unsigned int pwm2_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001352 RCAR_GP_PIN(1, 23),
1353};
1354static const unsigned int pwm2_b_mux[] = {
1355 PWM2_B_MARK,
1356};
1357
1358/* - PWM3 ------------------------------------------------------------------- */
1359static const unsigned int pwm3_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001360 RCAR_GP_PIN(2, 15),
1361};
1362static const unsigned int pwm3_a_mux[] = {
1363 PWM3_A_MARK,
1364};
1365static const unsigned int pwm3_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001366 RCAR_GP_PIN(1, 24),
1367};
1368static const unsigned int pwm3_b_mux[] = {
1369 PWM3_B_MARK,
1370};
1371
1372/* - PWM4 ------------------------------------------------------------------- */
1373static const unsigned int pwm4_a_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001374 RCAR_GP_PIN(2, 16),
1375};
1376static const unsigned int pwm4_a_mux[] = {
1377 PWM4_A_MARK,
1378};
1379static const unsigned int pwm4_b_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001380 RCAR_GP_PIN(1, 25),
1381};
1382static const unsigned int pwm4_b_mux[] = {
1383 PWM4_B_MARK,
1384};
1385
Marek Vasut8719ca82019-03-04 22:39:51 +01001386/* - QSPI0 ------------------------------------------------------------------ */
1387static const unsigned int qspi0_ctrl_pins[] = {
1388 /* SPCLK, SSL */
1389 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 5),
1390};
1391static const unsigned int qspi0_ctrl_mux[] = {
1392 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
1393};
1394static const unsigned int qspi0_data2_pins[] = {
1395 /* MOSI_IO0, MISO_IO1 */
1396 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1397};
1398static const unsigned int qspi0_data2_mux[] = {
1399 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1400};
1401static const unsigned int qspi0_data4_pins[] = {
1402 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1403 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1404 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1405};
1406static const unsigned int qspi0_data4_mux[] = {
1407 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1408 QSPI0_IO2_MARK, QSPI0_IO3_MARK
1409};
1410
1411/* - QSPI1 ------------------------------------------------------------------ */
1412static const unsigned int qspi1_ctrl_pins[] = {
1413 /* SPCLK, SSL */
1414 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 11),
1415};
1416static const unsigned int qspi1_ctrl_mux[] = {
1417 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
1418};
1419static const unsigned int qspi1_data2_pins[] = {
1420 /* MOSI_IO0, MISO_IO1 */
1421 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1422};
1423static const unsigned int qspi1_data2_mux[] = {
1424 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1425};
1426static const unsigned int qspi1_data4_pins[] = {
1427 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1428 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1429 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1430};
1431static const unsigned int qspi1_data4_mux[] = {
1432 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1433 QSPI1_IO2_MARK, QSPI1_IO3_MARK
1434};
1435
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001436/* - SCIF Clock ------------------------------------------------------------- */
1437static const unsigned int scif_clk_a_pins[] = {
1438 /* SCIF_CLK */
1439 RCAR_GP_PIN(0, 18),
1440};
1441static const unsigned int scif_clk_a_mux[] = {
1442 SCIF_CLK_A_MARK,
1443};
1444static const unsigned int scif_clk_b_pins[] = {
1445 /* SCIF_CLK */
1446 RCAR_GP_PIN(1, 25),
1447};
1448static const unsigned int scif_clk_b_mux[] = {
1449 SCIF_CLK_B_MARK,
1450};
1451
Marek Vasutc106bb52017-10-09 20:57:29 +02001452/* - SCIF0 ------------------------------------------------------------------ */
1453static const unsigned int scif0_data_pins[] = {
1454 /* RX, TX */
1455 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1456};
1457static const unsigned int scif0_data_mux[] = {
1458 RX0_MARK, TX0_MARK,
1459};
1460static const unsigned int scif0_clk_pins[] = {
1461 /* SCK */
1462 RCAR_GP_PIN(4, 1),
1463};
1464static const unsigned int scif0_clk_mux[] = {
1465 SCK0_MARK,
1466};
Marek Vasutc106bb52017-10-09 20:57:29 +02001467static const unsigned int scif0_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001468 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001469 RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1470};
1471static const unsigned int scif0_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001472 RTS0_N_MARK, CTS0_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001473};
1474
1475/* - SCIF1 ------------------------------------------------------------------ */
1476static const unsigned int scif1_data_a_pins[] = {
1477 /* RX, TX */
1478 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1479};
1480static const unsigned int scif1_data_a_mux[] = {
1481 RX1_A_MARK, TX1_A_MARK,
1482};
1483static const unsigned int scif1_clk_pins[] = {
1484 /* SCK */
1485 RCAR_GP_PIN(2, 5),
1486};
1487static const unsigned int scif1_clk_mux[] = {
1488 SCK1_MARK,
1489};
1490static const unsigned int scif1_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001491 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001492 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1493};
1494static const unsigned int scif1_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001495 RTS1_N_MARK, CTS1_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001496};
1497static const unsigned int scif1_data_b_pins[] = {
1498 /* RX, TX */
1499 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1500};
1501static const unsigned int scif1_data_b_mux[] = {
1502 RX1_B_MARK, TX1_B_MARK,
1503};
1504
1505/* - SCIF3 ------------------------------------------------------------------ */
1506static const unsigned int scif3_data_pins[] = {
1507 /* RX, TX */
1508 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
1509};
1510static const unsigned int scif3_data_mux[] = {
1511 RX3_MARK, TX3_MARK,
1512};
1513static const unsigned int scif3_clk_pins[] = {
1514 /* SCK */
1515 RCAR_GP_PIN(2, 0),
1516};
1517static const unsigned int scif3_clk_mux[] = {
1518 SCK3_MARK,
1519};
1520static const unsigned int scif3_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001521 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001522 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
1523};
1524static const unsigned int scif3_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001525 RTS3_N_MARK, CTS3_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001526};
1527
1528/* - SCIF4 ------------------------------------------------------------------ */
1529static const unsigned int scif4_data_pins[] = {
1530 /* RX, TX */
1531 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1532};
1533static const unsigned int scif4_data_mux[] = {
1534 RX4_MARK, TX4_MARK,
1535};
1536static const unsigned int scif4_clk_pins[] = {
1537 /* SCK */
1538 RCAR_GP_PIN(3, 9),
1539};
1540static const unsigned int scif4_clk_mux[] = {
1541 SCK4_MARK,
1542};
1543static const unsigned int scif4_ctrl_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001544 /* RTS#, CTS# */
Marek Vasutc106bb52017-10-09 20:57:29 +02001545 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
1546};
1547static const unsigned int scif4_ctrl_mux[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02001548 RTS4_N_MARK, CTS4_N_MARK,
Marek Vasutc106bb52017-10-09 20:57:29 +02001549};
1550
Marek Vasutc106bb52017-10-09 20:57:29 +02001551/* - TMU -------------------------------------------------------------------- */
1552static const unsigned int tmu_tclk1_a_pins[] = {
1553 /* TCLK1 */
1554 RCAR_GP_PIN(4, 4),
1555};
1556static const unsigned int tmu_tclk1_a_mux[] = {
1557 TCLK1_A_MARK,
1558};
1559static const unsigned int tmu_tclk1_b_pins[] = {
1560 /* TCLK1 */
1561 RCAR_GP_PIN(1, 23),
1562};
1563static const unsigned int tmu_tclk1_b_mux[] = {
1564 TCLK1_B_MARK,
1565};
1566static const unsigned int tmu_tclk2_a_pins[] = {
1567 /* TCLK2 */
1568 RCAR_GP_PIN(4, 5),
1569};
1570static const unsigned int tmu_tclk2_a_mux[] = {
1571 TCLK2_A_MARK,
1572};
1573static const unsigned int tmu_tclk2_b_pins[] = {
1574 /* TCLK2 */
1575 RCAR_GP_PIN(1, 24),
1576};
1577static const unsigned int tmu_tclk2_b_mux[] = {
1578 TCLK2_B_MARK,
1579};
1580
1581/* - VIN0 ------------------------------------------------------------------- */
Marek Vasut8719ca82019-03-04 22:39:51 +01001582static const union vin_data12 vin0_data_pins = {
1583 .data12 = {
1584 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
1585 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1586 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1587 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1588 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1589 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1590 },
Marek Vasutc106bb52017-10-09 20:57:29 +02001591};
Marek Vasut8719ca82019-03-04 22:39:51 +01001592static const union vin_data12 vin0_data_mux = {
1593 .data12 = {
1594 VI0_DATA0_MARK, VI0_DATA1_MARK,
1595 VI0_DATA2_MARK, VI0_DATA3_MARK,
1596 VI0_DATA4_MARK, VI0_DATA5_MARK,
1597 VI0_DATA6_MARK, VI0_DATA7_MARK,
1598 VI0_DATA8_MARK, VI0_DATA9_MARK,
1599 VI0_DATA10_MARK, VI0_DATA11_MARK,
1600 },
Marek Vasutc106bb52017-10-09 20:57:29 +02001601};
1602static const unsigned int vin0_sync_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001603 /* HSYNC#, VSYNC# */
1604 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
Marek Vasutc106bb52017-10-09 20:57:29 +02001605};
1606static const unsigned int vin0_sync_mux[] = {
1607 VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
1608};
1609static const unsigned int vin0_field_pins[] = {
1610 /* FIELD */
1611 RCAR_GP_PIN(2, 16),
1612};
1613static const unsigned int vin0_field_mux[] = {
1614 VI0_FIELD_MARK,
1615};
1616static const unsigned int vin0_clkenb_pins[] = {
1617 /* CLKENB */
1618 RCAR_GP_PIN(2, 1),
1619};
1620static const unsigned int vin0_clkenb_mux[] = {
1621 VI0_CLKENB_MARK,
1622};
1623static const unsigned int vin0_clk_pins[] = {
1624 /* CLK */
1625 RCAR_GP_PIN(2, 0),
1626};
1627static const unsigned int vin0_clk_mux[] = {
1628 VI0_CLK_MARK,
1629};
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001630
Marek Vasutc106bb52017-10-09 20:57:29 +02001631/* - VIN1 ------------------------------------------------------------------- */
Marek Vasut8719ca82019-03-04 22:39:51 +01001632static const union vin_data12 vin1_data_pins = {
1633 .data12 = {
1634 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1635 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1636 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1637 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1638 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
1639 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
1640 },
Marek Vasutc106bb52017-10-09 20:57:29 +02001641};
Marek Vasut8719ca82019-03-04 22:39:51 +01001642static const union vin_data12 vin1_data_mux = {
1643 .data12 = {
1644 VI1_DATA0_MARK, VI1_DATA1_MARK,
1645 VI1_DATA2_MARK, VI1_DATA3_MARK,
1646 VI1_DATA4_MARK, VI1_DATA5_MARK,
1647 VI1_DATA6_MARK, VI1_DATA7_MARK,
1648 VI1_DATA8_MARK, VI1_DATA9_MARK,
1649 VI1_DATA10_MARK, VI1_DATA11_MARK,
1650 },
Marek Vasutc106bb52017-10-09 20:57:29 +02001651};
1652static const unsigned int vin1_sync_pins[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001653 /* HSYNC#, VSYNC# */
1654 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
Marek Vasutc106bb52017-10-09 20:57:29 +02001655};
1656static const unsigned int vin1_sync_mux[] = {
1657 VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
1658};
1659static const unsigned int vin1_field_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001660 RCAR_GP_PIN(3, 16),
1661};
1662static const unsigned int vin1_field_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001663 /* FIELD */
Marek Vasutc106bb52017-10-09 20:57:29 +02001664 VI1_FIELD_MARK,
1665};
1666static const unsigned int vin1_clkenb_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001667 RCAR_GP_PIN(3, 1),
1668};
1669static const unsigned int vin1_clkenb_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001670 /* CLKENB */
Marek Vasutc106bb52017-10-09 20:57:29 +02001671 VI1_CLKENB_MARK,
1672};
1673static const unsigned int vin1_clk_pins[] = {
Marek Vasutc106bb52017-10-09 20:57:29 +02001674 RCAR_GP_PIN(3, 0),
1675};
1676static const unsigned int vin1_clk_mux[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001677 /* CLK */
Marek Vasutc106bb52017-10-09 20:57:29 +02001678 VI1_CLK_MARK,
1679};
1680
1681static const struct sh_pfc_pin_group pinmux_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001682 SH_PFC_PIN_GROUP(avb0_link),
Marek Vasutc106bb52017-10-09 20:57:29 +02001683 SH_PFC_PIN_GROUP(avb0_magic),
1684 SH_PFC_PIN_GROUP(avb0_phy_int),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001685 SH_PFC_PIN_GROUP(avb0_mdio),
1686 SH_PFC_PIN_GROUP(avb0_rgmii),
1687 SH_PFC_PIN_GROUP(avb0_txcrefclk),
Marek Vasutc106bb52017-10-09 20:57:29 +02001688 SH_PFC_PIN_GROUP(avb0_avtp_pps),
1689 SH_PFC_PIN_GROUP(avb0_avtp_capture),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001690 SH_PFC_PIN_GROUP(avb0_avtp_match),
Marek Vasutc106bb52017-10-09 20:57:29 +02001691 SH_PFC_PIN_GROUP(canfd_clk_a),
Marek Vasutc106bb52017-10-09 20:57:29 +02001692 SH_PFC_PIN_GROUP(canfd_clk_b),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001693 SH_PFC_PIN_GROUP(canfd0_data_a),
1694 SH_PFC_PIN_GROUP(canfd0_data_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001695 SH_PFC_PIN_GROUP(canfd1_data),
1696 SH_PFC_PIN_GROUP(du_rgb666),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001697 SH_PFC_PIN_GROUP(du_clk_out),
Marek Vasutc106bb52017-10-09 20:57:29 +02001698 SH_PFC_PIN_GROUP(du_sync),
1699 SH_PFC_PIN_GROUP(du_oddf),
1700 SH_PFC_PIN_GROUP(du_cde),
1701 SH_PFC_PIN_GROUP(du_disp),
1702 SH_PFC_PIN_GROUP(hscif0_data),
1703 SH_PFC_PIN_GROUP(hscif0_clk),
1704 SH_PFC_PIN_GROUP(hscif0_ctrl),
1705 SH_PFC_PIN_GROUP(hscif1_data),
1706 SH_PFC_PIN_GROUP(hscif1_clk),
1707 SH_PFC_PIN_GROUP(hscif1_ctrl),
1708 SH_PFC_PIN_GROUP(hscif2_data),
1709 SH_PFC_PIN_GROUP(hscif2_clk),
1710 SH_PFC_PIN_GROUP(hscif2_ctrl),
1711 SH_PFC_PIN_GROUP(hscif3_data),
1712 SH_PFC_PIN_GROUP(hscif3_clk),
1713 SH_PFC_PIN_GROUP(hscif3_ctrl),
Marek Vasutc106bb52017-10-09 20:57:29 +02001714 SH_PFC_PIN_GROUP(i2c0),
1715 SH_PFC_PIN_GROUP(i2c1),
1716 SH_PFC_PIN_GROUP(i2c2),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001717 SH_PFC_PIN_GROUP(i2c3_a),
1718 SH_PFC_PIN_GROUP(i2c3_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001719 SH_PFC_PIN_GROUP(i2c4),
1720 SH_PFC_PIN_GROUP(intc_ex_irq0),
1721 SH_PFC_PIN_GROUP(intc_ex_irq1),
1722 SH_PFC_PIN_GROUP(intc_ex_irq2),
1723 SH_PFC_PIN_GROUP(intc_ex_irq3),
1724 SH_PFC_PIN_GROUP(intc_ex_irq4),
1725 SH_PFC_PIN_GROUP(intc_ex_irq5),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001726 SH_PFC_PIN_GROUP(mmc_data1),
1727 SH_PFC_PIN_GROUP(mmc_data4),
1728 SH_PFC_PIN_GROUP(mmc_data8),
1729 SH_PFC_PIN_GROUP(mmc_ctrl),
1730 SH_PFC_PIN_GROUP(mmc_cd),
1731 SH_PFC_PIN_GROUP(mmc_wp),
Marek Vasutc106bb52017-10-09 20:57:29 +02001732 SH_PFC_PIN_GROUP(msiof0_clk),
1733 SH_PFC_PIN_GROUP(msiof0_sync),
1734 SH_PFC_PIN_GROUP(msiof0_ss1),
1735 SH_PFC_PIN_GROUP(msiof0_ss2),
1736 SH_PFC_PIN_GROUP(msiof0_txd),
1737 SH_PFC_PIN_GROUP(msiof0_rxd),
1738 SH_PFC_PIN_GROUP(msiof1_clk),
1739 SH_PFC_PIN_GROUP(msiof1_sync),
1740 SH_PFC_PIN_GROUP(msiof1_ss1),
1741 SH_PFC_PIN_GROUP(msiof1_ss2),
1742 SH_PFC_PIN_GROUP(msiof1_txd),
1743 SH_PFC_PIN_GROUP(msiof1_rxd),
1744 SH_PFC_PIN_GROUP(msiof2_clk),
1745 SH_PFC_PIN_GROUP(msiof2_sync),
1746 SH_PFC_PIN_GROUP(msiof2_ss1),
1747 SH_PFC_PIN_GROUP(msiof2_ss2),
1748 SH_PFC_PIN_GROUP(msiof2_txd),
1749 SH_PFC_PIN_GROUP(msiof2_rxd),
1750 SH_PFC_PIN_GROUP(msiof3_clk),
1751 SH_PFC_PIN_GROUP(msiof3_sync),
1752 SH_PFC_PIN_GROUP(msiof3_ss1),
1753 SH_PFC_PIN_GROUP(msiof3_ss2),
1754 SH_PFC_PIN_GROUP(msiof3_txd),
1755 SH_PFC_PIN_GROUP(msiof3_rxd),
1756 SH_PFC_PIN_GROUP(pwm0_a),
1757 SH_PFC_PIN_GROUP(pwm0_b),
1758 SH_PFC_PIN_GROUP(pwm1_a),
1759 SH_PFC_PIN_GROUP(pwm1_b),
1760 SH_PFC_PIN_GROUP(pwm2_a),
1761 SH_PFC_PIN_GROUP(pwm2_b),
1762 SH_PFC_PIN_GROUP(pwm3_a),
1763 SH_PFC_PIN_GROUP(pwm3_b),
1764 SH_PFC_PIN_GROUP(pwm4_a),
1765 SH_PFC_PIN_GROUP(pwm4_b),
Marek Vasut8719ca82019-03-04 22:39:51 +01001766 SH_PFC_PIN_GROUP(qspi0_ctrl),
1767 SH_PFC_PIN_GROUP(qspi0_data2),
1768 SH_PFC_PIN_GROUP(qspi0_data4),
1769 SH_PFC_PIN_GROUP(qspi1_ctrl),
1770 SH_PFC_PIN_GROUP(qspi1_data2),
1771 SH_PFC_PIN_GROUP(qspi1_data4),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001772 SH_PFC_PIN_GROUP(scif_clk_a),
1773 SH_PFC_PIN_GROUP(scif_clk_b),
Marek Vasutc106bb52017-10-09 20:57:29 +02001774 SH_PFC_PIN_GROUP(scif0_data),
1775 SH_PFC_PIN_GROUP(scif0_clk),
1776 SH_PFC_PIN_GROUP(scif0_ctrl),
1777 SH_PFC_PIN_GROUP(scif1_data_a),
1778 SH_PFC_PIN_GROUP(scif1_clk),
1779 SH_PFC_PIN_GROUP(scif1_ctrl),
1780 SH_PFC_PIN_GROUP(scif1_data_b),
1781 SH_PFC_PIN_GROUP(scif3_data),
1782 SH_PFC_PIN_GROUP(scif3_clk),
1783 SH_PFC_PIN_GROUP(scif3_ctrl),
1784 SH_PFC_PIN_GROUP(scif4_data),
1785 SH_PFC_PIN_GROUP(scif4_clk),
1786 SH_PFC_PIN_GROUP(scif4_ctrl),
Marek Vasutc106bb52017-10-09 20:57:29 +02001787 SH_PFC_PIN_GROUP(tmu_tclk1_a),
1788 SH_PFC_PIN_GROUP(tmu_tclk1_b),
1789 SH_PFC_PIN_GROUP(tmu_tclk2_a),
1790 SH_PFC_PIN_GROUP(tmu_tclk2_b),
Marek Vasut8719ca82019-03-04 22:39:51 +01001791 VIN_DATA_PIN_GROUP(vin0_data, 8),
1792 VIN_DATA_PIN_GROUP(vin0_data, 10),
1793 VIN_DATA_PIN_GROUP(vin0_data, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +02001794 SH_PFC_PIN_GROUP(vin0_sync),
1795 SH_PFC_PIN_GROUP(vin0_field),
1796 SH_PFC_PIN_GROUP(vin0_clkenb),
1797 SH_PFC_PIN_GROUP(vin0_clk),
Marek Vasut8719ca82019-03-04 22:39:51 +01001798 VIN_DATA_PIN_GROUP(vin1_data, 8),
1799 VIN_DATA_PIN_GROUP(vin1_data, 10),
1800 VIN_DATA_PIN_GROUP(vin1_data, 12),
Marek Vasutc106bb52017-10-09 20:57:29 +02001801 SH_PFC_PIN_GROUP(vin1_sync),
1802 SH_PFC_PIN_GROUP(vin1_field),
1803 SH_PFC_PIN_GROUP(vin1_clkenb),
1804 SH_PFC_PIN_GROUP(vin1_clk),
1805};
1806
1807static const char * const avb0_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001808 "avb0_link",
Marek Vasutc106bb52017-10-09 20:57:29 +02001809 "avb0_magic",
1810 "avb0_phy_int",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001811 "avb0_mdio",
1812 "avb0_rgmii",
1813 "avb0_txcrefclk",
Marek Vasutc106bb52017-10-09 20:57:29 +02001814 "avb0_avtp_pps",
1815 "avb0_avtp_capture",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001816 "avb0_avtp_match",
1817};
1818
1819static const char * const canfd_clk_groups[] = {
1820 "canfd_clk_a",
1821 "canfd_clk_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001822};
1823
1824static const char * const canfd0_groups[] = {
1825 "canfd0_data_a",
Marek Vasutc106bb52017-10-09 20:57:29 +02001826 "canfd0_data_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001827};
1828
1829static const char * const canfd1_groups[] = {
1830 "canfd1_data",
1831};
1832
1833static const char * const du_groups[] = {
1834 "du_rgb666",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001835 "du_clk_out",
Marek Vasutc106bb52017-10-09 20:57:29 +02001836 "du_sync",
1837 "du_oddf",
1838 "du_cde",
1839 "du_disp",
1840};
1841
1842static const char * const hscif0_groups[] = {
1843 "hscif0_data",
1844 "hscif0_clk",
1845 "hscif0_ctrl",
1846};
1847
1848static const char * const hscif1_groups[] = {
1849 "hscif1_data",
1850 "hscif1_clk",
1851 "hscif1_ctrl",
1852};
1853
1854static const char * const hscif2_groups[] = {
1855 "hscif2_data",
1856 "hscif2_clk",
1857 "hscif2_ctrl",
1858};
1859
1860static const char * const hscif3_groups[] = {
1861 "hscif3_data",
1862 "hscif3_clk",
1863 "hscif3_ctrl",
1864};
1865
Marek Vasutc106bb52017-10-09 20:57:29 +02001866static const char * const i2c0_groups[] = {
1867 "i2c0",
1868};
1869
1870static const char * const i2c1_groups[] = {
1871 "i2c1",
1872};
1873
1874static const char * const i2c2_groups[] = {
1875 "i2c2",
1876};
1877
1878static const char * const i2c3_groups[] = {
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001879 "i2c3_a",
1880 "i2c3_b",
Marek Vasutc106bb52017-10-09 20:57:29 +02001881};
1882
1883static const char * const i2c4_groups[] = {
1884 "i2c4",
1885};
1886
1887static const char * const intc_ex_groups[] = {
1888 "intc_ex_irq0",
1889 "intc_ex_irq1",
1890 "intc_ex_irq2",
1891 "intc_ex_irq3",
1892 "intc_ex_irq4",
1893 "intc_ex_irq5",
1894};
1895
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001896static const char * const mmc_groups[] = {
1897 "mmc_data1",
1898 "mmc_data4",
1899 "mmc_data8",
1900 "mmc_ctrl",
1901 "mmc_cd",
1902 "mmc_wp",
1903};
1904
Marek Vasutc106bb52017-10-09 20:57:29 +02001905static const char * const msiof0_groups[] = {
1906 "msiof0_clk",
1907 "msiof0_sync",
1908 "msiof0_ss1",
1909 "msiof0_ss2",
1910 "msiof0_txd",
1911 "msiof0_rxd",
1912};
1913
1914static const char * const msiof1_groups[] = {
1915 "msiof1_clk",
1916 "msiof1_sync",
1917 "msiof1_ss1",
1918 "msiof1_ss2",
1919 "msiof1_txd",
1920 "msiof1_rxd",
1921};
1922
1923static const char * const msiof2_groups[] = {
1924 "msiof2_clk",
1925 "msiof2_sync",
1926 "msiof2_ss1",
1927 "msiof2_ss2",
1928 "msiof2_txd",
1929 "msiof2_rxd",
1930};
1931
1932static const char * const msiof3_groups[] = {
1933 "msiof3_clk",
1934 "msiof3_sync",
1935 "msiof3_ss1",
1936 "msiof3_ss2",
1937 "msiof3_txd",
1938 "msiof3_rxd",
1939};
1940
1941static const char * const pwm0_groups[] = {
1942 "pwm0_a",
1943 "pwm0_b",
1944};
1945
1946static const char * const pwm1_groups[] = {
1947 "pwm1_a",
1948 "pwm1_b",
1949};
1950
1951static const char * const pwm2_groups[] = {
1952 "pwm2_a",
1953 "pwm2_b",
1954};
1955
1956static const char * const pwm3_groups[] = {
1957 "pwm3_a",
1958 "pwm3_b",
1959};
1960
1961static const char * const pwm4_groups[] = {
1962 "pwm4_a",
1963 "pwm4_b",
1964};
1965
Marek Vasut8719ca82019-03-04 22:39:51 +01001966static const char * const qspi0_groups[] = {
1967 "qspi0_ctrl",
1968 "qspi0_data2",
1969 "qspi0_data4",
1970};
1971
1972static const char * const qspi1_groups[] = {
1973 "qspi1_ctrl",
1974 "qspi1_data2",
1975 "qspi1_data4",
1976};
1977
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001978static const char * const scif_clk_groups[] = {
1979 "scif_clk_a",
1980 "scif_clk_b",
1981};
1982
Marek Vasutc106bb52017-10-09 20:57:29 +02001983static const char * const scif0_groups[] = {
1984 "scif0_data",
Marek Vasutbf8d2da2018-06-10 16:05:48 +02001985 "scif0_clk",
1986 "scif0_ctrl",
Marek Vasutc106bb52017-10-09 20:57:29 +02001987};
1988
1989static const char * const scif1_groups[] = {
1990 "scif1_data_a",
1991 "scif1_clk",
1992 "scif1_ctrl",
1993 "scif1_data_b",
1994};
1995
1996static const char * const scif3_groups[] = {
1997 "scif3_data",
1998 "scif3_clk",
1999 "scif3_ctrl",
2000};
2001
2002static const char * const scif4_groups[] = {
2003 "scif4_data",
2004 "scif4_clk",
2005 "scif4_ctrl",
2006};
2007
Marek Vasutc106bb52017-10-09 20:57:29 +02002008static const char * const tmu_groups[] = {
2009 "tmu_tclk1_a",
2010 "tmu_tclk1_b",
2011 "tmu_tclk2_a",
2012 "tmu_tclk2_b",
2013};
2014
2015static const char * const vin0_groups[] = {
2016 "vin0_data8",
2017 "vin0_data10",
2018 "vin0_data12",
2019 "vin0_sync",
2020 "vin0_field",
2021 "vin0_clkenb",
2022 "vin0_clk",
2023};
2024
2025static const char * const vin1_groups[] = {
2026 "vin1_data8",
2027 "vin1_data10",
2028 "vin1_data12",
2029 "vin1_sync",
2030 "vin1_field",
2031 "vin1_clkenb",
2032 "vin1_clk",
2033};
2034
Marek Vasutc106bb52017-10-09 20:57:29 +02002035static const struct sh_pfc_function pinmux_functions[] = {
2036 SH_PFC_FUNCTION(avb0),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002037 SH_PFC_FUNCTION(canfd_clk),
Marek Vasutc106bb52017-10-09 20:57:29 +02002038 SH_PFC_FUNCTION(canfd0),
2039 SH_PFC_FUNCTION(canfd1),
2040 SH_PFC_FUNCTION(du),
2041 SH_PFC_FUNCTION(hscif0),
2042 SH_PFC_FUNCTION(hscif1),
2043 SH_PFC_FUNCTION(hscif2),
2044 SH_PFC_FUNCTION(hscif3),
Marek Vasutc106bb52017-10-09 20:57:29 +02002045 SH_PFC_FUNCTION(i2c0),
2046 SH_PFC_FUNCTION(i2c1),
2047 SH_PFC_FUNCTION(i2c2),
2048 SH_PFC_FUNCTION(i2c3),
2049 SH_PFC_FUNCTION(i2c4),
2050 SH_PFC_FUNCTION(intc_ex),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002051 SH_PFC_FUNCTION(mmc),
Marek Vasutc106bb52017-10-09 20:57:29 +02002052 SH_PFC_FUNCTION(msiof0),
2053 SH_PFC_FUNCTION(msiof1),
2054 SH_PFC_FUNCTION(msiof2),
2055 SH_PFC_FUNCTION(msiof3),
2056 SH_PFC_FUNCTION(pwm0),
2057 SH_PFC_FUNCTION(pwm1),
2058 SH_PFC_FUNCTION(pwm2),
2059 SH_PFC_FUNCTION(pwm3),
2060 SH_PFC_FUNCTION(pwm4),
Marek Vasut8719ca82019-03-04 22:39:51 +01002061 SH_PFC_FUNCTION(qspi0),
2062 SH_PFC_FUNCTION(qspi1),
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002063 SH_PFC_FUNCTION(scif_clk),
Marek Vasutc106bb52017-10-09 20:57:29 +02002064 SH_PFC_FUNCTION(scif0),
2065 SH_PFC_FUNCTION(scif1),
2066 SH_PFC_FUNCTION(scif3),
2067 SH_PFC_FUNCTION(scif4),
Marek Vasutc106bb52017-10-09 20:57:29 +02002068 SH_PFC_FUNCTION(tmu),
2069 SH_PFC_FUNCTION(vin0),
2070 SH_PFC_FUNCTION(vin1),
2071};
2072
2073static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2074#define F_(x, y) FN_##y
2075#define FM(x) FN_##x
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002076 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002077 0, 0,
2078 0, 0,
2079 0, 0,
2080 0, 0,
2081 0, 0,
2082 0, 0,
2083 0, 0,
2084 0, 0,
2085 0, 0,
2086 0, 0,
2087 GP_0_21_FN, GPSR0_21,
2088 GP_0_20_FN, GPSR0_20,
2089 GP_0_19_FN, GPSR0_19,
2090 GP_0_18_FN, GPSR0_18,
2091 GP_0_17_FN, GPSR0_17,
2092 GP_0_16_FN, GPSR0_16,
2093 GP_0_15_FN, GPSR0_15,
2094 GP_0_14_FN, GPSR0_14,
2095 GP_0_13_FN, GPSR0_13,
2096 GP_0_12_FN, GPSR0_12,
2097 GP_0_11_FN, GPSR0_11,
2098 GP_0_10_FN, GPSR0_10,
2099 GP_0_9_FN, GPSR0_9,
2100 GP_0_8_FN, GPSR0_8,
2101 GP_0_7_FN, GPSR0_7,
2102 GP_0_6_FN, GPSR0_6,
2103 GP_0_5_FN, GPSR0_5,
2104 GP_0_4_FN, GPSR0_4,
2105 GP_0_3_FN, GPSR0_3,
2106 GP_0_2_FN, GPSR0_2,
2107 GP_0_1_FN, GPSR0_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002108 GP_0_0_FN, GPSR0_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002109 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002110 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002111 0, 0,
2112 0, 0,
2113 0, 0,
2114 0, 0,
2115 GP_1_27_FN, GPSR1_27,
2116 GP_1_26_FN, GPSR1_26,
2117 GP_1_25_FN, GPSR1_25,
2118 GP_1_24_FN, GPSR1_24,
2119 GP_1_23_FN, GPSR1_23,
2120 GP_1_22_FN, GPSR1_22,
2121 GP_1_21_FN, GPSR1_21,
2122 GP_1_20_FN, GPSR1_20,
2123 GP_1_19_FN, GPSR1_19,
2124 GP_1_18_FN, GPSR1_18,
2125 GP_1_17_FN, GPSR1_17,
2126 GP_1_16_FN, GPSR1_16,
2127 GP_1_15_FN, GPSR1_15,
2128 GP_1_14_FN, GPSR1_14,
2129 GP_1_13_FN, GPSR1_13,
2130 GP_1_12_FN, GPSR1_12,
2131 GP_1_11_FN, GPSR1_11,
2132 GP_1_10_FN, GPSR1_10,
2133 GP_1_9_FN, GPSR1_9,
2134 GP_1_8_FN, GPSR1_8,
2135 GP_1_7_FN, GPSR1_7,
2136 GP_1_6_FN, GPSR1_6,
2137 GP_1_5_FN, GPSR1_5,
2138 GP_1_4_FN, GPSR1_4,
2139 GP_1_3_FN, GPSR1_3,
2140 GP_1_2_FN, GPSR1_2,
2141 GP_1_1_FN, GPSR1_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002142 GP_1_0_FN, GPSR1_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002143 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002144 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002145 0, 0,
2146 0, 0,
2147 0, 0,
2148 0, 0,
2149 0, 0,
2150 0, 0,
2151 0, 0,
2152 0, 0,
2153 0, 0,
2154 0, 0,
2155 0, 0,
2156 0, 0,
2157 0, 0,
2158 0, 0,
2159 0, 0,
2160 GP_2_16_FN, GPSR2_16,
2161 GP_2_15_FN, GPSR2_15,
2162 GP_2_14_FN, GPSR2_14,
2163 GP_2_13_FN, GPSR2_13,
2164 GP_2_12_FN, GPSR2_12,
2165 GP_2_11_FN, GPSR2_11,
2166 GP_2_10_FN, GPSR2_10,
2167 GP_2_9_FN, GPSR2_9,
2168 GP_2_8_FN, GPSR2_8,
2169 GP_2_7_FN, GPSR2_7,
2170 GP_2_6_FN, GPSR2_6,
2171 GP_2_5_FN, GPSR2_5,
2172 GP_2_4_FN, GPSR2_4,
2173 GP_2_3_FN, GPSR2_3,
2174 GP_2_2_FN, GPSR2_2,
2175 GP_2_1_FN, GPSR2_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002176 GP_2_0_FN, GPSR2_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002177 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002178 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002179 0, 0,
2180 0, 0,
2181 0, 0,
2182 0, 0,
2183 0, 0,
2184 0, 0,
2185 0, 0,
2186 0, 0,
2187 0, 0,
2188 0, 0,
2189 0, 0,
2190 0, 0,
2191 0, 0,
2192 0, 0,
2193 0, 0,
2194 GP_3_16_FN, GPSR3_16,
2195 GP_3_15_FN, GPSR3_15,
2196 GP_3_14_FN, GPSR3_14,
2197 GP_3_13_FN, GPSR3_13,
2198 GP_3_12_FN, GPSR3_12,
2199 GP_3_11_FN, GPSR3_11,
2200 GP_3_10_FN, GPSR3_10,
2201 GP_3_9_FN, GPSR3_9,
2202 GP_3_8_FN, GPSR3_8,
2203 GP_3_7_FN, GPSR3_7,
2204 GP_3_6_FN, GPSR3_6,
2205 GP_3_5_FN, GPSR3_5,
2206 GP_3_4_FN, GPSR3_4,
2207 GP_3_3_FN, GPSR3_3,
2208 GP_3_2_FN, GPSR3_2,
2209 GP_3_1_FN, GPSR3_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002210 GP_3_0_FN, GPSR3_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002211 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002212 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002213 0, 0,
2214 0, 0,
2215 0, 0,
2216 0, 0,
2217 0, 0,
2218 0, 0,
2219 0, 0,
2220 0, 0,
2221 0, 0,
2222 0, 0,
2223 0, 0,
2224 0, 0,
2225 0, 0,
2226 0, 0,
2227 0, 0,
2228 0, 0,
2229 0, 0,
2230 0, 0,
2231 0, 0,
2232 0, 0,
2233 0, 0,
2234 0, 0,
2235 0, 0,
2236 0, 0,
2237 0, 0,
2238 0, 0,
2239 GP_4_5_FN, GPSR4_5,
2240 GP_4_4_FN, GPSR4_4,
2241 GP_4_3_FN, GPSR4_3,
2242 GP_4_2_FN, GPSR4_2,
2243 GP_4_1_FN, GPSR4_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002244 GP_4_0_FN, GPSR4_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002245 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002246 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002247 0, 0,
2248 0, 0,
2249 0, 0,
2250 0, 0,
2251 0, 0,
2252 0, 0,
2253 0, 0,
2254 0, 0,
2255 0, 0,
2256 0, 0,
2257 0, 0,
2258 0, 0,
2259 0, 0,
2260 0, 0,
2261 0, 0,
2262 0, 0,
2263 0, 0,
2264 GP_5_14_FN, GPSR5_14,
2265 GP_5_13_FN, GPSR5_13,
2266 GP_5_12_FN, GPSR5_12,
2267 GP_5_11_FN, GPSR5_11,
2268 GP_5_10_FN, GPSR5_10,
2269 GP_5_9_FN, GPSR5_9,
2270 GP_5_8_FN, GPSR5_8,
2271 GP_5_7_FN, GPSR5_7,
2272 GP_5_6_FN, GPSR5_6,
2273 GP_5_5_FN, GPSR5_5,
2274 GP_5_4_FN, GPSR5_4,
2275 GP_5_3_FN, GPSR5_3,
2276 GP_5_2_FN, GPSR5_2,
2277 GP_5_1_FN, GPSR5_1,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002278 GP_5_0_FN, GPSR5_0, ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002279 },
2280#undef F_
2281#undef FM
2282
2283#define F_(x, y) x,
2284#define FM(x) FN_##x,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002285 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002286 IP0_31_28
2287 IP0_27_24
2288 IP0_23_20
2289 IP0_19_16
2290 IP0_15_12
2291 IP0_11_8
2292 IP0_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002293 IP0_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002294 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002295 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002296 IP1_31_28
2297 IP1_27_24
2298 IP1_23_20
2299 IP1_19_16
2300 IP1_15_12
2301 IP1_11_8
2302 IP1_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002303 IP1_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002304 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002305 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002306 IP2_31_28
2307 IP2_27_24
2308 IP2_23_20
2309 IP2_19_16
2310 IP2_15_12
2311 IP2_11_8
2312 IP2_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002313 IP2_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002314 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002315 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002316 IP3_31_28
2317 IP3_27_24
2318 IP3_23_20
2319 IP3_19_16
2320 IP3_15_12
2321 IP3_11_8
2322 IP3_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002323 IP3_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002324 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002325 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002326 IP4_31_28
2327 IP4_27_24
2328 IP4_23_20
2329 IP4_19_16
2330 IP4_15_12
2331 IP4_11_8
2332 IP4_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002333 IP4_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002334 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002335 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002336 IP5_31_28
2337 IP5_27_24
2338 IP5_23_20
2339 IP5_19_16
2340 IP5_15_12
2341 IP5_11_8
2342 IP5_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002343 IP5_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002344 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002345 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002346 IP6_31_28
2347 IP6_27_24
2348 IP6_23_20
2349 IP6_19_16
2350 IP6_15_12
2351 IP6_11_8
2352 IP6_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002353 IP6_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002354 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002355 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002356 IP7_31_28
2357 IP7_27_24
2358 IP7_23_20
2359 IP7_19_16
2360 IP7_15_12
2361 IP7_11_8
2362 IP7_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002363 IP7_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002364 },
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002365 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
Marek Vasutc106bb52017-10-09 20:57:29 +02002366 IP8_31_28
2367 IP8_27_24
2368 IP8_23_20
2369 IP8_19_16
2370 IP8_15_12
2371 IP8_11_8
2372 IP8_7_4
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002373 IP8_3_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002374 },
2375#undef F_
2376#undef FM
2377
2378#define F_(x, y) x,
2379#define FM(x) FN_##x,
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002380 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002381 GROUP(4, 4, 4, 4, 4, 1, 1, 1, 1, 1, 1, 1,
2382 1, 1, 1, 1, 1),
2383 GROUP(
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002384 /* RESERVED 31, 30, 29, 28 */
2385 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2386 /* RESERVED 27, 26, 25, 24 */
2387 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2388 /* RESERVED 23, 22, 21, 20 */
2389 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2390 /* RESERVED 19, 18, 17, 16 */
2391 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2392 /* RESERVED 15, 14, 13, 12 */
2393 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Marek Vasutc106bb52017-10-09 20:57:29 +02002394 MOD_SEL0_11
2395 MOD_SEL0_10
2396 MOD_SEL0_9
2397 MOD_SEL0_8
2398 MOD_SEL0_7
2399 MOD_SEL0_6
2400 MOD_SEL0_5
2401 MOD_SEL0_4
2402 MOD_SEL0_3
2403 MOD_SEL0_2
2404 MOD_SEL0_1
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002405 MOD_SEL0_0 ))
Marek Vasutc106bb52017-10-09 20:57:29 +02002406 },
2407 { },
2408};
2409
Marek Vasut8719ca82019-03-04 22:39:51 +01002410enum ioctrl_regs {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002411 POCCTRL0,
2412 POCCTRL1,
2413 POCCTRL2,
2414 TDSELCTRL,
Marek Vasut8719ca82019-03-04 22:39:51 +01002415};
2416
2417static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002418 [POCCTRL0] = { 0xe6060380 },
2419 [POCCTRL1] = { 0xe6060384 },
2420 [POCCTRL2] = { 0xe6060388 },
2421 [TDSELCTRL] = { 0xe60603c0, },
Marek Vasut8719ca82019-03-04 22:39:51 +01002422 { /* sentinel */ },
2423};
2424
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002425static int r8a77970_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
2426 u32 *pocctrl)
Marek Vasutc106bb52017-10-09 20:57:29 +02002427{
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002428 int bit = pin & 0x1f;
Marek Vasutc106bb52017-10-09 20:57:29 +02002429
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002430 *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002431 if (pin >= RCAR_GP_PIN(0, 0) && pin <= RCAR_GP_PIN(0, 21))
2432 return bit;
2433 if (pin >= RCAR_GP_PIN(2, 0) && pin <= RCAR_GP_PIN(2, 9))
2434 return bit + 22;
Marek Vasutc106bb52017-10-09 20:57:29 +02002435
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +02002436 *pocctrl = pinmux_ioctrl_regs[POCCTRL1].reg;
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002437 if (pin >= RCAR_GP_PIN(2, 10) && pin <= RCAR_GP_PIN(2, 16))
2438 return bit - 10;
Marek Vasutc106bb52017-10-09 20:57:29 +02002439 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 16))
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002440 return bit + 7;
Marek Vasutc106bb52017-10-09 20:57:29 +02002441
Marek Vasutbf8d2da2018-06-10 16:05:48 +02002442 return -EINVAL;
Marek Vasutc106bb52017-10-09 20:57:29 +02002443}
2444
2445static const struct sh_pfc_soc_operations pinmux_ops = {
2446 .pin_to_pocctrl = r8a77970_pin_to_pocctrl,
2447};
2448
2449const struct sh_pfc_soc_info r8a77970_pinmux_info = {
2450 .name = "r8a77970_pfc",
2451 .ops = &pinmux_ops,
2452 .unlock_reg = 0xe6060000, /* PMMR */
2453
2454 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2455
2456 .pins = pinmux_pins,
2457 .nr_pins = ARRAY_SIZE(pinmux_pins),
2458 .groups = pinmux_groups,
2459 .nr_groups = ARRAY_SIZE(pinmux_groups),
2460 .functions = pinmux_functions,
2461 .nr_functions = ARRAY_SIZE(pinmux_functions),
2462
2463 .cfg_regs = pinmux_config_regs,
Marek Vasut8719ca82019-03-04 22:39:51 +01002464 .ioctrl_regs = pinmux_ioctrl_regs,
Marek Vasutc106bb52017-10-09 20:57:29 +02002465
2466 .pinmux_data = pinmux_data,
2467 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
2468};