blob: 5fe5c51f6a6761535d51ff63cce5c9d178e0c724 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefano Babic64fdf452010-01-20 18:19:32 +01002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Stefano Babic64fdf452010-01-20 18:19:32 +01007 */
8
9#include <common.h>
Simon Glass6887c5b2019-11-14 12:57:26 -070010#include <time.h>
Stefano Babic64fdf452010-01-20 18:19:32 +010011#include <asm/io.h>
Stefano Babic782bb0d2012-02-06 12:52:36 +010012#include <div64.h>
Stefano Babic64fdf452010-01-20 18:19:32 +010013#include <asm/arch/imx-regs.h>
Benoît Thébaudeau833b6432012-09-27 10:19:58 +000014#include <asm/arch/clock.h>
Ye.Li1a1f7952014-10-30 18:20:55 +080015#include <asm/arch/sys_proto.h>
Stefano Babic64fdf452010-01-20 18:19:32 +010016
17/* General purpose timers registers */
18struct mxc_gpt {
19 unsigned int control;
20 unsigned int prescaler;
21 unsigned int status;
22 unsigned int nouse[6];
23 unsigned int counter;
24};
25
26static struct mxc_gpt *cur_gpt = (struct mxc_gpt *)GPT1_BASE_ADDR;
27
28/* General purpose timers bitfields */
Jason Liu18936ee2011-11-25 00:18:01 +000029#define GPTCR_SWR (1 << 15) /* Software reset */
Ye.Li1a1f7952014-10-30 18:20:55 +080030#define GPTCR_24MEN (1 << 10) /* Enable 24MHz clock input */
Jason Liu18936ee2011-11-25 00:18:01 +000031#define GPTCR_FRR (1 << 9) /* Freerun / restart */
Ye.Li1a1f7952014-10-30 18:20:55 +080032#define GPTCR_CLKSOURCE_32 (4 << 6) /* Clock source 32khz */
33#define GPTCR_CLKSOURCE_OSC (5 << 6) /* Clock source OSC */
34#define GPTCR_CLKSOURCE_PRE (1 << 6) /* Clock source PRECLK */
35#define GPTCR_CLKSOURCE_MASK (0x7 << 6)
Jason Liu18936ee2011-11-25 00:18:01 +000036#define GPTCR_TEN 1 /* Timer enable */
Stefano Babic64fdf452010-01-20 18:19:32 +010037
Ye.Li1a1f7952014-10-30 18:20:55 +080038#define GPTPR_PRESCALER24M_SHIFT 12
39#define GPTPR_PRESCALER24M_MASK (0xF << GPTPR_PRESCALER24M_SHIFT)
40
Ye.Li1a1f7952014-10-30 18:20:55 +080041static inline int gpt_has_clk_source_osc(void)
42{
43#if defined(CONFIG_MX6)
Peng Fan27cd0da2016-05-23 18:35:56 +080044 if (((is_mx6dq()) && (soc_rev() > CHIP_REV_1_0)) ||
Peng Fan988acd22016-08-11 14:02:42 +080045 is_mx6dqp() || is_mx6sdl() || is_mx6sx() || is_mx6ul() ||
Peng Fanfddac802016-12-11 19:24:23 +080046 is_mx6ull() || is_mx6sll())
Ye.Li1a1f7952014-10-30 18:20:55 +080047 return 1;
48
49 return 0;
50#else
51 return 0;
52#endif
53}
54
55static inline ulong gpt_get_clk(void)
56{
57#ifdef CONFIG_MXC_GPT_HCLK
58 if (gpt_has_clk_source_osc())
59 return MXC_HCLK >> 3;
60 else
61 return mxc_get_clock(MXC_IPG_PERCLK);
62#else
63 return MXC_CLK32;
64#endif
65}
Stefano Babic782bb0d2012-02-06 12:52:36 +010066
Stefano Babic64fdf452010-01-20 18:19:32 +010067int timer_init(void)
68{
69 int i;
70
71 /* setup GP Timer 1 */
72 __raw_writel(GPTCR_SWR, &cur_gpt->control);
73
74 /* We have no udelay by now */
Anatolij Gustschinae642262017-08-28 17:46:32 +020075 __raw_writel(0, &cur_gpt->control);
Stefano Babic64fdf452010-01-20 18:19:32 +010076
Stefano Babic64fdf452010-01-20 18:19:32 +010077 i = __raw_readl(&cur_gpt->control);
Ye.Li1a1f7952014-10-30 18:20:55 +080078 i &= ~GPTCR_CLKSOURCE_MASK;
79
80#ifdef CONFIG_MXC_GPT_HCLK
81 if (gpt_has_clk_source_osc()) {
82 i |= GPTCR_CLKSOURCE_OSC | GPTCR_TEN;
83
Peng Fanfddac802016-12-11 19:24:23 +080084 /*
85 * For DL/S, SX, UL, ULL, SLL set 24Mhz OSC
86 * Enable bit and prescaler
87 */
88 if (is_mx6sdl() || is_mx6sx() || is_mx6ul() || is_mx6ull() ||
89 is_mx6sll()) {
Ye.Li1a1f7952014-10-30 18:20:55 +080090 i |= GPTCR_24MEN;
91
92 /* Produce 3Mhz clock */
93 __raw_writel((7 << GPTPR_PRESCALER24M_SHIFT),
94 &cur_gpt->prescaler);
95 }
96 } else {
97 i |= GPTCR_CLKSOURCE_PRE | GPTCR_TEN;
98 }
99#else
100 __raw_writel(0, &cur_gpt->prescaler); /* 32Khz */
101 i |= GPTCR_CLKSOURCE_32 | GPTCR_TEN;
102#endif
103 __raw_writel(i, &cur_gpt->control);
Stefano Babic64fdf452010-01-20 18:19:32 +0100104
Graeme Russ17659d72011-07-15 02:21:14 +0000105 return 0;
Stefano Babic64fdf452010-01-20 18:19:32 +0100106}
107
Peng Fan2bb01482015-08-26 15:40:58 +0800108unsigned long timer_read_counter(void)
Stefano Babic782bb0d2012-02-06 12:52:36 +0100109{
Peng Fan2bb01482015-08-26 15:40:58 +0800110 return __raw_readl(&cur_gpt->counter); /* current tick value */
Stefano Babic782bb0d2012-02-06 12:52:36 +0100111}
Stefano Babic64fdf452010-01-20 18:19:32 +0100112
Stefano Babic782bb0d2012-02-06 12:52:36 +0100113/*
114 * This function is derived from PowerPC code (timebase clock frequency).
115 * On ARM it returns the number of timer ticks per second.
116 */
117ulong get_tbclk(void)
118{
Ye.Li1a1f7952014-10-30 18:20:55 +0800119 return gpt_get_clk();
Stefano Babic64fdf452010-01-20 18:19:32 +0100120}
Peng Fan436baaa2016-08-25 19:03:17 +0200121
122/*
123 * This function is intended for SHORT delays only.
124 * It will overflow at around 10 seconds @ 400MHz,
125 * or 20 seconds @ 200MHz.
126 */
127unsigned long usec2ticks(unsigned long _usec)
128{
129 unsigned long long usec = _usec;
130
131 usec *= get_tbclk();
132 usec += 999999;
133 do_div(usec, 1000000);
134
135 return usec;
136}