blob: 3ac48d6365b26b8e6879900c83f4e2e298aa9668 [file] [log] [blame]
Masahiro Yamada5894ca02014-10-03 19:21:06 +09001/*
Masahiro Yamada6a3e4272016-09-17 03:33:09 +09002 * Copyright (C) 2013-2014 Panasonic Corporation
3 * Copyright (C) 2015-2016 Socionext Inc.
Masahiro Yamada5894ca02014-10-03 19:21:06 +09004 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#include <common.h>
Masahiro Yamada323d1f92015-09-22 00:27:39 +09009#include <linux/err.h>
Masahiro Yamadaf6e7f072015-05-29 17:30:00 +090010#include <linux/io.h>
Masahiro Yamada107b3fb2016-01-09 01:51:13 +090011
12#include "../init.h"
13#include "../sc-regs.h"
Masahiro Yamada5894ca02014-10-03 19:21:06 +090014
15#undef DPLL_SSC_RATE_1PER
16
Masahiro Yamada6a3e4272016-09-17 03:33:09 +090017int uniphier_pro4_dpll_init(const struct uniphier_board_data *bd)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090018{
Masahiro Yamada6a3e4272016-09-17 03:33:09 +090019 unsigned int dram_freq = bd->dram_freq;
Masahiro Yamada5894ca02014-10-03 19:21:06 +090020 u32 tmp;
21
22 /*
23 * Set Frequency
24 * Set 0xc(1600MHz)/0xd(1333MHz)/0xe(1066MHz)
25 * to FOUT ( DPLLCTRL.bit[29:20] )
26 */
27 tmp = readl(SC_DPLLCTRL);
28 tmp &= ~(0x000f0000);
Masahiro Yamada323d1f92015-09-22 00:27:39 +090029 switch (dram_freq) {
30 case 1333:
31 tmp |= 0x000d0000;
32 break;
33 case 1600:
34 tmp |= 0x000c0000;
35 break;
36 default:
37 pr_err("Unsupported frequency");
38 return -EINVAL;
39 }
Masahiro Yamada5894ca02014-10-03 19:21:06 +090040
41 /*
42 * Set Moduration rate
43 * Set 0x0(1%)/0x1(2%) to SSC_RATE(DPLLCTRL.bit[15])
44 */
45#if defined(DPLL_SSC_RATE_1PER)
46 tmp &= ~0x00008000;
47#else
48 tmp |= 0x00008000;
49#endif
50 writel(tmp, SC_DPLLCTRL);
51
52 tmp = readl(SC_DPLLCTRL2);
53 tmp |= SC_DPLLCTRL2_NRSTDS;
54 writel(tmp, SC_DPLLCTRL2);
Masahiro Yamada323d1f92015-09-22 00:27:39 +090055
Masahiro Yamada6a3e4272016-09-17 03:33:09 +090056 /* Wait until dpll gets stable */
57 udelay(500);
Masahiro Yamada323d1f92015-09-22 00:27:39 +090058
59 return 0;
Masahiro Yamada5894ca02014-10-03 19:21:06 +090060}