blob: 0ae43fa3559b379059b610b2ac0f13a7154e4885 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hua8d97582013-07-04 17:33:43 +08002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Mingkai Hua8d97582013-07-04 17:33:43 +08004 */
5
6/*
7 * C29XPCIE board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Mingkai Hua8d97582013-07-04 17:33:43 +080013#ifdef CONFIG_SPIFLASH
14#define CONFIG_RAMBOOT_SPIFLASH
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053015#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Mingkai Hua8d97582013-07-04 17:33:43 +080016#endif
17
Po Liueb6b4582014-01-10 10:10:59 +080018#ifdef CONFIG_NAND
Po Liueb6b4582014-01-10 10:10:59 +080019#ifdef CONFIG_TPL_BUILD
20#define CONFIG_SPL_NAND_BOOT
21#define CONFIG_SPL_FLUSH_IMAGE
Po Liueb6b4582014-01-10 10:10:59 +080022#define CONFIG_SPL_NAND_INIT
Simon Glass76f1f382016-09-12 23:18:25 -060023#define CONFIG_TPL_DRIVERS_MISC_SUPPORT
Po Liueb6b4582014-01-10 10:10:59 +080024#define CONFIG_SPL_COMMON_INIT_DDR
25#define CONFIG_SPL_MAX_SIZE (128 << 10)
26#define CONFIG_SPL_TEXT_BASE 0xf8f81000
27#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053028#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Po Liueb6b4582014-01-10 10:10:59 +080029#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
30#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
31#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
32#elif defined(CONFIG_SPL_BUILD)
33#define CONFIG_SPL_INIT_MINIMAL
Po Liueb6b4582014-01-10 10:10:59 +080034#define CONFIG_SPL_NAND_MINIMAL
35#define CONFIG_SPL_FLUSH_IMAGE
36#define CONFIG_SPL_TEXT_BASE 0xff800000
37#define CONFIG_SPL_MAX_SIZE 8192
38#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
39#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
40#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
41#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
42#endif
43#define CONFIG_SPL_PAD_TO 0x20000
44#define CONFIG_TPL_PAD_TO 0x20000
45#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Po Liueb6b4582014-01-10 10:10:59 +080046#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
47#endif
48
Mingkai Hua8d97582013-07-04 17:33:43 +080049#ifndef CONFIG_RESET_VECTOR_ADDRESS
50#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
51#endif
52
Po Liueb6b4582014-01-10 10:10:59 +080053#ifdef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
55#else
56#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
57#endif
58
59#ifdef CONFIG_SPL_BUILD
60#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hua8d97582013-07-04 17:33:43 +080061#endif
62
63/* High Level Configuration Options */
Mingkai Hua8d97582013-07-04 17:33:43 +080064#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
65
Mingkai Hua8d97582013-07-04 17:33:43 +080066#ifdef CONFIG_PCI
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040067#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Mingkai Hua8d97582013-07-04 17:33:43 +080068#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
69#define CONFIG_PCI_INDIRECT_BRIDGE
70#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
71#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
72
Mingkai Hua8d97582013-07-04 17:33:43 +080073/*
74 * PCI Windows
75 * Memory space is mapped 1-1, but I/O space must start from 0.
76 */
77/* controller 1, Slot 1, tgtid 1, Base address a000 */
78#define CONFIG_SYS_PCIE1_NAME "Slot 1"
79#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
80#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
81#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
82#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
83#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
84#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
85#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
86#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
87
Mingkai Hua8d97582013-07-04 17:33:43 +080088#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Hua8d97582013-07-04 17:33:43 +080089#endif
90
Mingkai Hua8d97582013-07-04 17:33:43 +080091#define CONFIG_ENV_OVERWRITE
92
93#define CONFIG_DDR_CLK_FREQ 100000000
94#define CONFIG_SYS_CLK_FREQ 66666666
95
96#define CONFIG_HWCONFIG
97
98/*
99 * These can be toggled for performance analysis, otherwise use default.
100 */
101#define CONFIG_L2_CACHE /* toggle L2 cache */
102#define CONFIG_BTB /* toggle branch predition */
103
Mingkai Hua8d97582013-07-04 17:33:43 +0800104
105#define CONFIG_ENABLE_36BIT_PHYS
106
107#define CONFIG_ADDR_MAP 1
108#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
109
110#define CONFIG_SYS_MEMTEST_START 0x00200000
111#define CONFIG_SYS_MEMTEST_END 0x00400000
Mingkai Hua8d97582013-07-04 17:33:43 +0800112
113/* DDR Setup */
Mingkai Hua8d97582013-07-04 17:33:43 +0800114#define CONFIG_DDR_SPD
115#define CONFIG_SYS_SPD_BUS_NUM 0
116#define SPD_EEPROM_ADDRESS 0x50
117#define CONFIG_SYS_DDR_RAW_TIMING
118
119/* DDR ECC Setup*/
120#define CONFIG_DDR_ECC
121#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
122#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
123
124#define CONFIG_SYS_SDRAM_SIZE 512
125#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
126#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
127
128#define CONFIG_DIMM_SLOTS_PER_CTLR 1
129#define CONFIG_CHIP_SELECTS_PER_CTRL 1
130
131#define CONFIG_SYS_CCSRBAR 0xffe00000
132#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
133
134/* Platform SRAM setting */
135#define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
136#define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
137 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
138#define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
139
140/*
141 * IFC Definitions
142 */
143/* NOR Flash on IFC */
144#define CONFIG_SYS_FLASH_BASE 0xec000000
145#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
146
147#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
148
149#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
150#define CONFIG_SYS_MAX_FLASH_BANKS 1
151
152#define CONFIG_SYS_FLASH_QUIET_TEST
153#define CONFIG_FLASH_SHOW_PROGRESS 45
154#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
155#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
156
157/* 16Bit NOR Flash - S29GL512S10TFI01 */
158#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
159 CSPR_PORT_SIZE_16 | \
160 CSPR_MSEL_NOR | \
161 CSPR_V)
162#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
163#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
Po Liuac2785c2013-08-21 14:22:18 +0800164
Mingkai Hua8d97582013-07-04 17:33:43 +0800165#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
166 FTIM0_NOR_TEADC(0x5) | \
167 FTIM0_NOR_TEAHC(0x5))
Po Liuac2785c2013-08-21 14:22:18 +0800168#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
169 FTIM1_NOR_TRAD_NOR(0x1A) |\
170 FTIM1_NOR_TSEQRAD_NOR(0x13))
Mingkai Hua8d97582013-07-04 17:33:43 +0800171#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
172 FTIM2_NOR_TCH(0x4) | \
Po Liuac2785c2013-08-21 14:22:18 +0800173 FTIM2_NOR_TWPH(0x0E) | \
Mingkai Hua8d97582013-07-04 17:33:43 +0800174 FTIM2_NOR_TWP(0x1c))
175#define CONFIG_SYS_NOR_FTIM3 0x0
176
177/* CFI for NOR Flash */
178#define CONFIG_FLASH_CFI_DRIVER
179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_SYS_FLASH_EMPTY_INFO
181#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
182
183/* NAND Flash on IFC */
184#define CONFIG_NAND_FSL_IFC
185#define CONFIG_SYS_NAND_BASE 0xff800000
186#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
187
188#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
189
190#define CONFIG_SYS_MAX_NAND_DEVICE 1
Po Liueb6b4582014-01-10 10:10:59 +0800191#define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
Mingkai Hua8d97582013-07-04 17:33:43 +0800192
193/* 8Bit NAND Flash - K9F1G08U0B */
194#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
195 | CSPR_PORT_SIZE_8 \
196 | CSPR_MSEL_NAND \
197 | CSPR_V)
198#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530199#define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
Mingkai Hua8d97582013-07-04 17:33:43 +0800200#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
201 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
202 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530203 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
204 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
205 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
206 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
Mingkai Hua8d97582013-07-04 17:33:43 +0800207#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
208 FTIM0_NAND_TWP(0x0c) | \
209 FTIM0_NAND_TWCHT(0x08) | \
210 FTIM0_NAND_TWH(0x06))
211#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
212 FTIM1_NAND_TWBE(0x1d) | \
213 FTIM1_NAND_TRR(0x08) | \
214 FTIM1_NAND_TRP(0x0c))
215#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
216 FTIM2_NAND_TREH(0x0a) | \
217 FTIM2_NAND_TWHRE(0x18))
218#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
219
220#define CONFIG_SYS_NAND_DDR_LAW 11
221
222/* Set up IFC registers for boot location NOR/NAND */
Po Liueb6b4582014-01-10 10:10:59 +0800223#ifdef CONFIG_NAND
224#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
225#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
226#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
227#define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
228#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
229#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
230#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
231#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
232#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
233#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
234#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
235#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
236#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
237#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
238#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
239#else
Mingkai Hua8d97582013-07-04 17:33:43 +0800240#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
241#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
242#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
243#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
244#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
245#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
246#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
247#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
248#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
249#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530250#define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
Mingkai Hua8d97582013-07-04 17:33:43 +0800251#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
252#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
253#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
254#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Po Liueb6b4582014-01-10 10:10:59 +0800255#endif
Mingkai Hua8d97582013-07-04 17:33:43 +0800256
257/* CPLD on IFC, selected by CS2 */
258#define CONFIG_SYS_CPLD_BASE 0xffdf0000
259#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
260 | CONFIG_SYS_CPLD_BASE)
261
262#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
263 | CSPR_PORT_SIZE_8 \
264 | CSPR_MSEL_GPCM \
265 | CSPR_V)
266#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
267#define CONFIG_SYS_CSOR2 0x0
268/* CPLD Timing parameters for IFC CS2 */
269#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
270 FTIM0_GPCM_TEADC(0x0e) | \
271 FTIM0_GPCM_TEAHC(0x0e))
272#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
273 FTIM1_GPCM_TRAD(0x1f))
274#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800275 FTIM2_GPCM_TCH(0x8) | \
Mingkai Hua8d97582013-07-04 17:33:43 +0800276 FTIM2_GPCM_TWP(0x1f))
277#define CONFIG_SYS_CS2_FTIM3 0x0
278
279#if defined(CONFIG_RAMBOOT_SPIFLASH)
280#define CONFIG_SYS_RAMBOOT
281#define CONFIG_SYS_EXTRA_ENV_RELOC
282#endif
283
Mingkai Hua8d97582013-07-04 17:33:43 +0800284#define CONFIG_SYS_INIT_RAM_LOCK
285#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
York Sunb39d1212016-04-06 13:22:10 -0700286#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hua8d97582013-07-04 17:33:43 +0800287
York Sunb39d1212016-04-06 13:22:10 -0700288#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Mingkai Hua8d97582013-07-04 17:33:43 +0800289 - GENERATED_GBL_DATA_SIZE)
290#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
291
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530292#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Po Liueb6b4582014-01-10 10:10:59 +0800293#define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
294
295/*
296 * Config the L2 Cache as L2 SRAM
297 */
298#if defined(CONFIG_SPL_BUILD)
299#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
300#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
301#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
302#define CONFIG_SYS_L2_SIZE (256 << 10)
303#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
304#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
305#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
306#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
307#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
308#define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
309#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
310#elif defined(CONFIG_NAND)
311#ifdef CONFIG_TPL_BUILD
312#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
313#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
314#define CONFIG_SYS_L2_SIZE (256 << 10)
315#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
316#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
317#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
318#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
319#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
320#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
321#else
322#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
323#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
324#define CONFIG_SYS_L2_SIZE (256 << 10)
325#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
326#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
327#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
328#endif
329#endif
330#endif
Mingkai Hua8d97582013-07-04 17:33:43 +0800331
332/* Serial Port */
Mingkai Hua8d97582013-07-04 17:33:43 +0800333#define CONFIG_SYS_NS16550_SERIAL
334#define CONFIG_SYS_NS16550_REG_SIZE 1
335#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
336
Po Liueb6b4582014-01-10 10:10:59 +0800337#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
338#define CONFIG_NS16550_MIN_FUNCTIONS
339#endif
340
Mingkai Hua8d97582013-07-04 17:33:43 +0800341#define CONFIG_SYS_BAUDRATE_TABLE \
342 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
343
344#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
345#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
346
Mingkai Hua8d97582013-07-04 17:33:43 +0800347#define CONFIG_SYS_I2C
348#define CONFIG_SYS_I2C_FSL
349#define CONFIG_SYS_FSL_I2C_SPEED 400000
350#define CONFIG_SYS_FSL_I2C2_SPEED 400000
351#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
352#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
353#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
354#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
355
356/* I2C EEPROM */
357/* enable read and write access to EEPROM */
Mingkai Hua8d97582013-07-04 17:33:43 +0800358#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
359#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
360#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
361
Mingkai Hua8d97582013-07-04 17:33:43 +0800362/* eSPI - Enhanced SPI */
Mingkai Hua8d97582013-07-04 17:33:43 +0800363#define CONFIG_SF_DEFAULT_SPEED 10000000
364#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
365
366#ifdef CONFIG_TSEC_ENET
Mingkai Hua8d97582013-07-04 17:33:43 +0800367#define CONFIG_MII /* MII PHY management */
368#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
369#define CONFIG_TSEC1 1
370#define CONFIG_TSEC1_NAME "eTSEC1"
371#define CONFIG_TSEC2 1
372#define CONFIG_TSEC2_NAME "eTSEC2"
373
374/* Default mode is RGMII mode */
375#define TSEC1_PHY_ADDR 0
376#define TSEC2_PHY_ADDR 2
377
378#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
379#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
380
381#define CONFIG_ETHPRIME "eTSEC1"
Mingkai Hua8d97582013-07-04 17:33:43 +0800382#endif /* CONFIG_TSEC_ENET */
383
384/*
385 * Environment
386 */
387#if defined(CONFIG_SYS_RAMBOOT)
388#if defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hua8d97582013-07-04 17:33:43 +0800389#define CONFIG_ENV_SPI_BUS 0
390#define CONFIG_ENV_SPI_CS 0
391#define CONFIG_ENV_SPI_MAX_HZ 10000000
392#define CONFIG_ENV_SPI_MODE 0
393#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
394#define CONFIG_ENV_SECT_SIZE 0x10000
395#define CONFIG_ENV_SIZE 0x2000
396#endif
Po Liueb6b4582014-01-10 10:10:59 +0800397#elif defined(CONFIG_NAND)
Po Liueb6b4582014-01-10 10:10:59 +0800398#ifdef CONFIG_TPL_BUILD
399#define CONFIG_ENV_SIZE 0x2000
400#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
401#else
402#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
403#define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
404#endif
405#define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
Mingkai Hua8d97582013-07-04 17:33:43 +0800406#else
Mingkai Hua8d97582013-07-04 17:33:43 +0800407#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hua8d97582013-07-04 17:33:43 +0800408#define CONFIG_ENV_SIZE 0x2000
409#define CONFIG_ENV_SECT_SIZE 0x20000
410#endif
411
412#define CONFIG_LOADS_ECHO
413#define CONFIG_SYS_LOADS_BAUD_CHANGE
414
415/*
Mingkai Hua8d97582013-07-04 17:33:43 +0800416 * Miscellaneous configurable options
417 */
Mingkai Hua8d97582013-07-04 17:33:43 +0800418#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hua8d97582013-07-04 17:33:43 +0800419
Mingkai Hua8d97582013-07-04 17:33:43 +0800420/*
421 * For booting Linux, the board info and command line data
422 * have to be in the first 64 MB of memory, since this is
423 * the maximum mapped by the Linux kernel during initialization.
424 */
425#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
426#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
427
428/*
429 * Environment Configuration
430 */
431
432#ifdef CONFIG_TSEC_ENET
433#define CONFIG_HAS_ETH0
434#define CONFIG_HAS_ETH1
435#endif
436
437#define CONFIG_ROOTPATH "/opt/nfsroot"
438#define CONFIG_BOOTFILE "uImage"
439#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
440
441/* default location for tftp and bootm */
442#define CONFIG_LOADADDR 1000000
443
Po Liu9c25ee62013-09-26 09:40:11 +0800444#define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
445
Mingkai Hua8d97582013-07-04 17:33:43 +0800446#define CONFIG_EXTRA_ENV_SETTINGS \
447 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
448 "netdev=eth0\0" \
449 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
450 "loadaddr=1000000\0" \
451 "consoledev=ttyS0\0" \
452 "ramdiskaddr=2000000\0" \
453 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500454 "fdtaddr=1e00000\0" \
Mingkai Hua8d97582013-07-04 17:33:43 +0800455 "fdtfile=name/of/device-tree.dtb\0" \
456 "othbootargs=ramdisk_size=600000\0" \
457
458#define CONFIG_RAMBOOTCOMMAND \
459 "setenv bootargs root=/dev/ram rw " \
460 "console=$consoledev,$baudrate $othbootargs; " \
461 "tftp $ramdiskaddr $ramdiskfile;" \
462 "tftp $loadaddr $bootfile;" \
463 "tftp $fdtaddr $fdtfile;" \
464 "bootm $loadaddr $ramdiskaddr $fdtaddr"
465
466#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
467
Po Liu3ca49c42014-11-26 09:38:48 +0800468#include <asm/fsl_secure_boot.h>
469
Mingkai Hua8d97582013-07-04 17:33:43 +0800470#endif /* __CONFIG_H */